5f48fbc0e7
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.740s | 32.442us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.750s | 25.097us | 19 | 20 | 95.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 4.290s | 587.027us | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.350s | 59.928us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.450s | 93.682us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.750s | 25.097us | 19 | 20 | 95.00 |
i2c_csr_aliasing | 1.350s | 59.928us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 54 | 155 | 34.84 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 50 | 0.00 | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_perf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_overflow | i2c_target_tx_ovf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.760s | 22.078us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.700s | 1.577ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.700s | 1.577ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.740s | 32.442us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.750s | 25.097us | 19 | 20 | 95.00 | ||
i2c_csr_aliasing | 1.350s | 59.928us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.060s | 67.400us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.740s | 32.442us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.750s | 25.097us | 19 | 20 | 95.00 | ||
i2c_csr_aliasing | 1.350s | 59.928us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.060s | 67.400us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1492 | 6.03 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 1.990s | 228.039us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 1.990s | 228.039us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
TOTAL | 164 | 1772 | 9.26 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 4 | 57.14 |
V2 | 32 | 32 | 3 | 9.38 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 3 | 2 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
59.07 | 52.44 | 59.16 | 94.90 | 0.00 | 53.13 | 100.00 | 53.89 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 804 failures:
0.i2c_host_smoke.76463815434588604429707325290467135003813128537768619536369506166510382317320
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.113331975601566597328177491112841298829836091188017299784846828485748769716499
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 2 more failures.
0.i2c_host_rx_oversample.111306138332689648931784045847758523929453837838831796928869650693596178598694
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_rx_oversample/latest/run.log
1.i2c_host_rx_oversample.93274658911409119883818589952639548651611795455111562638472066676252067596493
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_rx_oversample/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_overflow.62222705462401369120796763772957875030283227913370393955131804354092623943403
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.93774584731911645758062022789009951955108197199658888357968178281717106604760
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_fmt_empty.85044399089094575295644522340001586338451079669927900726116411399069374525599
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
1.i2c_host_fifo_fmt_empty.92421296544277995754485210891662259508588005646110864842729959303391115060134
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_fmt_empty/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_full.55186052141985450008202702669665814320930118026350892627144739341205612020719
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
1.i2c_host_fifo_full.99890524873962723477341484665068656216533069571617067358474057533432855500262
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_full/latest/run.log
... and 2 more failures.
Job killed most likely because its dependent job failed.
has 803 failures:
0.i2c_host_override.111438282438839598034031074327587447948255587035918426334254276397124108249230
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.41973528700575601225381466682799229253033217575957012880121142944872184494174
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_watermark.89252448368311913306077989845842559105322176748310199392132773384295954771421
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.39907721213513122139821494406992367487553841313775779766718978008870408562362
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_fmt.81987364740168574046268950818692735783295155279017117908613286549231726208104
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
1.i2c_host_fifo_reset_fmt.83062225770287060158988249715113195868073595925135709461285676624367876783659
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_fmt/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_rx.62393453995314355609173400800965989006738379358596933646751308186565561021433
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
1.i2c_host_fifo_reset_rx.51863941254998539712626530860230955963487537854599184561994558860444053826615
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_rx/latest/run.log
... and 2 more failures.
0.i2c_host_perf.5403310668146588562979301806753937417599345590583059397668653092118131279845
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
1.i2c_host_perf.46984855915423049243141937585236948719938150002995915245948718553244106103381
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_perf/latest/run.log
... and 2 more failures.
Offending '(!((host_enable_i && (scl_d != scl_q)) && (sda_d != sda_q)))'
has 1 failures:
13.i2c_csr_rw.13375040591741774254046457648220800976261181901506142469695246687973062396174
Line 251, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/13.i2c_csr_rw/latest/run.log
Offending '(!((host_enable_i && (scl_d != scl_q)) && (sda_d != sda_q)))'
UVM_ERROR @ 6761500 ps: (i2c_fsm.sv:1366) [ASSERT FAILED] SclSdaChangeNotSimultaneous_A
UVM_INFO @ 6761500 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---