0dd29ab736
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.740s | 24.756us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.790s | 25.577us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 4.340s | 458.620us | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.320s | 30.166us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.270s | 27.279us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.790s | 25.577us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 1.320s | 30.166us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 155 | 35.48 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 50 | 0.00 | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_perf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_overflow | i2c_target_tx_ovf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.770s | 19.286us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 3.070s | 160.466us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 3.070s | 160.466us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.740s | 24.756us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.790s | 25.577us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.320s | 30.166us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.090s | 212.867us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.740s | 24.756us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.790s | 25.577us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.320s | 30.166us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.090s | 212.867us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1492 | 6.03 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 1.950s | 121.454us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 1.950s | 121.454us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
TOTAL | 165 | 1772 | 9.31 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 5 | 71.43 |
V2 | 32 | 32 | 3 | 9.38 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 3 | 2 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
59.13 | 52.44 | 59.04 | 94.90 | 0.00 | 53.13 | 100.00 | 54.41 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 804 failures:
0.i2c_host_smoke.66834070841312152969968852748807362678743665004860045419830825122224127120246
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.102482982791791278809308490533519562931663499620889973250811090572114253469194
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 2 more failures.
0.i2c_host_rx_oversample.16661311318500559152555559871144210121113876739204186482645228043420085346726
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_rx_oversample/latest/run.log
1.i2c_host_rx_oversample.64618048425563428807222426899441256843572701421690152607381854581154126525374
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_rx_oversample/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_overflow.63939570147088141563258476187209622021545296226661108741918225288698152523273
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.70506629265773679952419460633887765709588344247834708908537877771552786738461
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_fmt_empty.97094472780935754145233687840477398576375742323843662859176585607087569513379
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
1.i2c_host_fifo_fmt_empty.87711982509583326782821758751690848929961575328720075533446401846441092012045
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_fmt_empty/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_full.25914911308524248270583274933421016561915200142022406213007607958704502229544
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
1.i2c_host_fifo_full.11247669522014986223406725761788282678756339411696978282577450844470736128037
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_full/latest/run.log
... and 2 more failures.
Job killed most likely because its dependent job failed.
has 803 failures:
0.i2c_host_override.53086461042341731147749460902421869476361643094356491849353936498124230472670
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.103099438546134256617017391331105054791895365116948325579036235477961451638293
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_watermark.60679519155618988300058121241102786796224562771005874723604856333693654213886
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.84230761498292254394204317884140878722594570903996108719557348555816568288805
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_fmt.44885119565154863425432318281623132155670515935011059986641878777467898628286
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
1.i2c_host_fifo_reset_fmt.111511609420963331574279450068034885548691518838012206273287354021811011986679
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_fmt/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_rx.43520770705301330361612161594183893165883606914798702481289940881644682060307
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
1.i2c_host_fifo_reset_rx.113601187120162663686703614140987376267254189526603611153640241918871821069668
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_rx/latest/run.log
... and 2 more failures.
0.i2c_host_perf.32380983897159637263523698237719111148655973903418801442379335861299968506633
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
1.i2c_host_perf.104727736091991678598357235407403129969497164667369328575791499857652541049866
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_perf/latest/run.log
... and 2 more failures.