93b7cb99d8
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0 | 5 | 0.00 | ||
V1 | csr_rw | i2c_csr_rw | 0 | 20 | 0.00 | ||
V1 | csr_bit_bash | i2c_csr_bit_bash | 0 | 5 | 0.00 | ||
V1 | csr_aliasing | i2c_csr_aliasing | 0 | 5 | 0.00 | ||
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 0 | 20 | 0.00 | ||
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0 | 20 | 0.00 | ||
i2c_csr_aliasing | 0 | 5 | 0.00 | ||||
V1 | TOTAL | 0 | 155 | 0.00 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 50 | 0.00 | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_perf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_overflow | i2c_target_tx_ovf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | i2c_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_illegal_access | i2c_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0 | 5 | 0.00 | ||
i2c_csr_rw | 0 | 20 | 0.00 | ||||
i2c_csr_aliasing | 0 | 5 | 0.00 | ||||
i2c_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0 | 5 | 0.00 | ||
i2c_csr_rw | 0 | 20 | 0.00 | ||||
i2c_csr_aliasing | 0 | 5 | 0.00 | ||||
i2c_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | TOTAL | 0 | 1492 | 0.00 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 0 | 20 | 0.00 | ||
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | TOTAL | 0 | 25 | 0.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
TOTAL | 0 | 1772 | 0.00 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 0 | 0.00 |
V2 | 32 | 32 | 0 | 0.00 |
V2S | 2 | 2 | 0 | 0.00 |
V3 | 3 | 2 | 0 | 0.00 |
Job killed most likely because its dependent job failed.
has 1774 failures:
0.i2c_host_smoke.110546757336014309775806298395121868374892022651251629829403006780547672789955
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.20292406292278305741078609829582346551875619109555800822340420918894563981628
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 48 more failures.
0.i2c_host_override.32098205379687427897219832333535582832999382560614515121788864921238425496390
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.54091509792004520000369130932094399966548061430276440923871012222748751132725
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 48 more failures.
0.i2c_host_rx_oversample.36583647291233815304381648065295367206292476023082194689641908893844895521767
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_rx_oversample/latest/run.log
1.i2c_host_rx_oversample.24976770870567063342297183915300501644491227643133076821599581181194228099614
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_rx_oversample/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_watermark.102618838705466753324889378875577793576554649740289025928964516759231835187678
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.56986571036546105127436612096475863992471638981407899085865197428705642342896
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_overflow.94269753764388532453127749506578880163216422333055789795314362637391922604419
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.31394435063323762372911635083149203236029456316057115544893550706773927053211
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 48 more failures.
Job i2c-sim-vcs_build_default killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 1 failures:
default
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/default/build.log
Job ID: smart:aadddd7b-3087-4b1e-9643-f0a36c44c592
Job i2c-sim-vcs_build_cover_reg_top killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 1 failures:
cover_reg_top
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/cover_reg_top/build.log
Job ID: smart:f512dcbf-b95c-4563-b54b-24af9db34bf5