8d1fda3660
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.790s | 25.611us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.790s | 40.356us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 4.730s | 1.597ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.550s | 467.516us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.440s | 89.740us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.790s | 40.356us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 1.550s | 467.516us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 155 | 35.48 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_perf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.740s | 65.044us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.760s | 590.979us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.760s | 590.979us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.790s | 25.611us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.790s | 40.356us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.550s | 467.516us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.090s | 713.715us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.790s | 25.611us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.790s | 40.356us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.550s | 467.516us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.090s | 713.715us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1392 | 6.47 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 2.090s | 116.335us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 2.090s | 116.335us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
TOTAL | 165 | 1672 | 9.87 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 5 | 71.43 |
V2 | 31 | 30 | 3 | 9.68 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 3 | 2 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
59.25 | 52.83 | 59.96 | 94.44 | 0.00 | 53.33 | 100.00 | 54.20 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 754 failures:
0.i2c_host_smoke.20060103216992104854601412129201913449037735779226202922996158841012964090409
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.2918241921108393766480041589580261420689031720407452817749365319759783522485
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_watermark.108523771647974869095316873886092958038807220026740341532475925967909151876686
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.96832984560838092348696000221074661648762775349401928862593105290159518483414
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_fmt.4195017074673809308403289789301932726541336761794177517168711105861470425417
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
1.i2c_host_fifo_reset_fmt.93749363075355904748138059104970322397453383498170071151173461682356457384893
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_fmt/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_rx.64602035287517250402117949353488751873011918956060451540291637893988896285080
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
1.i2c_host_fifo_reset_rx.64985618098357950360107666233966836859556394017690613212292516354907557899857
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_rx/latest/run.log
... and 2 more failures.
0.i2c_host_perf.73114880704032638117750655821624385665036208724687751616673061803945793170874
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
1.i2c_host_perf.57778458162211499777174283096394862666612136009985247685633680460337219354736
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_perf/latest/run.log
... and 2 more failures.
Job killed most likely because its dependent job failed.
has 753 failures:
0.i2c_host_override.15623981796069041925300746697211982634699567944802115327272233843836812731513
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.14963344345494206449752465209752008155439188916276816176152891889467490737847
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_overflow.97154562265493427848239405111964375136292307024820471283001506772811979323916
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.48981954407831529741256964599629333338386017437730049323770874488680264570716
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_fmt_empty.104406554142746003072375754312754704426538906987542409481086239942483162721061
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
1.i2c_host_fifo_fmt_empty.56217150810922109553593247651959362879293553158178679062290449455121590243829
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_fmt_empty/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_full.101173135656251460930530618016993737699961475714281337926148699668282098690918
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
1.i2c_host_fifo_full.97834508668867081325174184424040734754368931291154761568748307965592839616500
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_full/latest/run.log
... and 2 more failures.
0.i2c_host_stretch_timeout.92670339143240603705218548904150635716165167463223356899177142858945490393947
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_stretch_timeout/latest/run.log
1.i2c_host_stretch_timeout.108756495468062069459459769037299848158186193622129659181499132516837688038602
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_stretch_timeout/latest/run.log
... and 2 more failures.