0e5093d709
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.790s | 20.731us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.830s | 30.789us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 6.280s | 646.297us | 4 | 5 | 80.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 2.380s | 265.790us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.370s | 29.805us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.830s | 30.789us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 2.380s | 265.790us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 54 | 155 | 34.84 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | target_fifo_watermark | i2c_target_fifo_watermarks_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_watermarks_tx | 0 | 50 | 0.00 | ||||
V2 | host_mode_config_perf | host_mode_config_perf | 0 | 0 | -- | ||
V2 | host_mode_clock_stretching | host_mode_clock_stretching | 0 | 0 | -- | ||
V2 | target_mode_tx_stretch_ctrl | target_mode_tx_stretch_ctrl | 0 | 0 | -- | ||
V2 | target_mode_nack_generation | target_mode_nack_generation | 0 | 0 | -- | ||
V2 | host_mode_halt_on_nak | host_mode_halt_on_nak | 0 | 0 | -- | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.740s | 106.612us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.630s | 886.737us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.630s | 886.737us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.790s | 20.731us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.830s | 30.789us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 2.380s | 265.790us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.220s | 97.469us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.790s | 20.731us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.830s | 30.789us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 2.380s | 265.790us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.220s | 97.469us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1492 | 6.03 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 2.470s | 133.852us | 17 | 20 | 85.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 2.470s | 133.852us | 17 | 20 | 85.00 |
V2S | TOTAL | 17 | 25 | 68.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
Unmapped tests | i2c_host_may_nack | 0 | 50 | 0.00 | |||
TOTAL | 161 | 1822 | 8.84 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 0 | 0.00 |
V1 | 7 | 7 | 4 | 57.14 |
V2 | 38 | 32 | 3 | 7.89 |
V2S | 2 | 2 | 0 | 0.00 |
V3 | 3 | 2 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
52.74 | 40.66 | 40.72 | 91.14 | 0.00 | 42.98 | 99.68 | 54.00 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 829 failures:
0.i2c_host_smoke.82119097204575750049484519812818188389712433011083852800464662003999867277681
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
2.i2c_host_smoke.43699252292866243346314977546812146951242762625722169991293130566807534040985
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_smoke/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_watermark.108249941114564410782949202469459457161994357912701246710077605801988303128341
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
2.i2c_host_fifo_watermark.15801021875447840623021497151803716144755775080699716215715977299743235539393
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_watermark/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_fmt.107487071806841086385335435650280052900313347305343504650158773447326626657090
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
2.i2c_host_fifo_reset_fmt.86249503207327323565793910065494657442739275899313856859643113263472529117809
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_fmt/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_rx.33228005975888105722115938026286598860564947945654495060803663927677364275764
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
2.i2c_host_fifo_reset_rx.1409525125102240535518552257658013477954749925225023921877180072784868684622
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_rx/latest/run.log
... and 25 more failures.
0.i2c_host_perf.68593760825690330294131287273442290502389840327847494995848959797093357812906
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
2.i2c_host_perf.97930084026492065011563215299641214720702285324157361889906084396260558828201
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf/latest/run.log
... and 25 more failures.
Job killed most likely because its dependent job failed.
has 828 failures:
0.i2c_host_override.87615980363203065701119960840626171169438230210024222975302149719098772962122
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
2.i2c_host_override.11738084280450628939355225072063607480687903064386664136865094614821392772781
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_override/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_overflow.37716318125785230388495598225444158861484425334623616055513544507813008304033
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
2.i2c_host_fifo_overflow.75455595772936377304304006843215434083887230515383706964333759679711150619531
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_overflow/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_fmt_empty.31345007511442405606231814605067579940095689424840483330735042835964897738255
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
2.i2c_host_fifo_fmt_empty.90857088056525733234426585135266922460900567862142045369934877855964137023651
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_fmt_empty/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_full.87646952463736784831519311316279241496181486242583026739612050453996242545344
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
2.i2c_host_fifo_full.3429169345600093783379091443087573886139770657894312254833183970965494826657
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_full/latest/run.log
... and 25 more failures.
0.i2c_host_stretch_timeout.68451336315140321873733635346798562247525558811027149308471769407945305470178
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_stretch_timeout/latest/run.log
2.i2c_host_stretch_timeout.67664546794773059605501932233382040943751766039583748233394176415042478984537
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_stretch_timeout/latest/run.log
... and 25 more failures.
UVM_ERROR (csr_utils_pkg.sv:466) [csr_utils::csr_rd_check] Check failed obs == exp (* [*] vs * [*]) Regname: i2c_reg_block.controller_events reset value: *
has 3 failures:
3.i2c_tl_intg_err.105638552421602571933489686548688727745097529017889379716096641611221441367452
Line 286, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/3.i2c_tl_intg_err/latest/run.log
UVM_ERROR @ 88525296 ps: (csr_utils_pkg.sv:466) [csr_utils::csr_rd_check] Check failed obs == exp (8 [0x8] vs 0 [0x0]) Regname: i2c_reg_block.controller_events reset value: 0x0
UVM_INFO @ 88525296 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
6.i2c_tl_intg_err.52191306686546284011658036039546418149542960966588256855692372265737938006618
Line 352, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/6.i2c_tl_intg_err/latest/run.log
UVM_ERROR @ 258319242 ps: (csr_utils_pkg.sv:466) [csr_utils::csr_rd_check] Check failed obs == exp (8 [0x8] vs 0 [0x0]) Regname: i2c_reg_block.controller_events reset value: 0x0
UVM_INFO @ 258319242 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 1 more failures.
Offending '($stable(tx_fifo_wvalid_i) && $stable(tx_fifo_wdata_i))'
has 1 failures:
2.i2c_csr_bit_bash.13179771338530004550797732683088137262162252957498717851922510632130304735900
Line 251, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_csr_bit_bash/latest/run.log
Offending '($stable(tx_fifo_wvalid_i) && $stable(tx_fifo_wdata_i))'
UVM_ERROR @ 1136533244 ps: (i2c_fifos.sv:316) [ASSERT FAILED] TxWriteStableBeforeHandshake_A
UVM_INFO @ 1136533244 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---