e971cd9798
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.740s | 80.445us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.870s | 88.526us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 4.730s | 678.095us | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.940s | 441.977us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.530s | 151.301us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.870s | 88.526us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 1.940s | 441.977us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 155 | 35.48 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | target_fifo_watermark | i2c_target_fifo_watermarks_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_watermarks_tx | 0 | 50 | 0.00 | ||||
V2 | host_mode_config_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
i2c_host_perf_precise | 0 | 50 | 0.00 | ||||
V2 | host_mode_clock_stretching | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | target_mode_tx_stretch_ctrl | i2c_target_tx_stretch_ctrl | 0 | 50 | 0.00 | ||
V2 | target_mode_nack_generation | i2c_target_nack_acqfull | 0 | 50 | 0.00 | ||
i2c_target_nack_acqfull_addr | 0 | 50 | 0.00 | ||||
i2c_target_nack_txstretch | 0 | 50 | 0.00 | ||||
V2 | host_mode_halt_on_nak | i2c_host_may_nack | 0 | 50 | 0.00 | ||
V2 | target_mode_n_byte_ack_control | target_mode_n_byte_ack_control | 0 | 0 | -- | ||
V2 | target_mode_bus_timeout | target_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_timeout | controller_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_idle_delay | controller_mode_bus_idle_delay | 0 | 0 | -- | ||
V2 | loopback_test | loopback_test | 0 | 0 | -- | ||
V2 | multi_controller_clock_synchronization | multi_controller_clock_synchronization | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost_interference | multi_controller_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost | multi_controller_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost_interference | target_mode_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost | target_mode_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_smbus_maxlen | i2c_target_smbus_maxlen | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.800s | 19.646us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.550s | 141.184us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.550s | 141.184us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.740s | 80.445us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.870s | 88.526us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.940s | 441.977us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.260s | 205.613us | 19 | 20 | 95.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.740s | 80.445us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.870s | 88.526us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.940s | 441.977us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.260s | 205.613us | 19 | 20 | 95.00 | ||
V2 | TOTAL | 89 | 1792 | 4.97 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 2.320s | 145.276us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 2.320s | 145.276us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 70 | 0.00 | |||
TOTAL | 164 | 2042 | 8.03 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 5 | 71.43 |
V2 | 49 | 38 | 2 | 4.08 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 4 | 3 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
52.69 | 40.66 | 40.76 | 90.72 | 0.00 | 42.98 | 99.68 | 54.00 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 939 failures:
0.i2c_host_smoke.33833880515111525502123393814984149344153506775342655684710487482356236159579
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
2.i2c_host_smoke.1698534687109181449147513177455869773477296928126993076783183069263279670673
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_smoke/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_watermark.39467743462264268628065763437667243467091378342620295782245977881881798618281
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
2.i2c_host_fifo_watermark.22772181540599712342039466305696115932961909136405180417014555996148064340560
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_watermark/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_fmt.23168594373690197002627187148631091649441600194954744010105905318424380711640
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
2.i2c_host_fifo_reset_fmt.90404228142542001978311091080061341078096124492931360995817134120965018651820
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_fmt/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_rx.64403478786262528582053739521722417056299196363130151810398673558157384447748
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
2.i2c_host_fifo_reset_rx.32312233294274111310031906172572948042281062628196591228486537851499694741886
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_rx/latest/run.log
... and 25 more failures.
0.i2c_host_perf.4133686399593431516509950652565159949113952495720195527128005051087152121847
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
2.i2c_host_perf.33823401330471617190623659959967908457649844528373958268035665461691781951919
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf/latest/run.log
... and 25 more failures.
Job killed most likely because its dependent job failed.
has 938 failures:
0.i2c_host_override.100987628073372951067009786825502500481222133640174010840301569890196489284240
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
2.i2c_host_override.23557005880541829864503925522717734275533058996228991869948403079653984841879
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_override/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_overflow.79842263449878824081286139706260003901819358245507621372443451006998139298351
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
2.i2c_host_fifo_overflow.100750731311928897554161080648447819429344117039886897038013150278323477062901
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_overflow/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_fmt_empty.64813512313120732306293638731506944983652587061979460727754089049937641284886
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
2.i2c_host_fifo_fmt_empty.55614550085573149070098892582026213606182841800600362550239079225832654937069
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_fmt_empty/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_full.79112890457262332411023343782523934875527555171660549489693748580815223437482
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
2.i2c_host_fifo_full.14902235043952291599935218026849552478828618869126719150197355128493934423604
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_full/latest/run.log
... and 25 more failures.
0.i2c_host_perf_precise.9692044963903699986745552303482616412449111366685282665763820800319980063272
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf_precise/latest/run.log
2.i2c_host_perf_precise.94681278890745846462571617743251252204254275340148886363170112886103419990540
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf_precise/latest/run.log
... and 25 more failures.
UVM_ERROR (cip_base_vseq.sv:500) [i2c_common_vseq] Check failed data & ~ro_mask == * (* [*] vs * [*])
has 1 failures:
12.i2c_same_csr_outstanding.54417419103652482323949869660390786725560299897741923962303762794343656852491
Line 254, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/12.i2c_same_csr_outstanding/latest/run.log
UVM_ERROR @ 512687906 ps: (cip_base_vseq.sv:500) [uvm_test_top.env.virtual_sequencer.i2c_common_vseq] Check failed data & ~ro_mask == 0 (64 [0x40] vs 0 [0x0])
UVM_INFO @ 512687906 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---