c8985d6745
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.790s | 25.638us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.780s | 19.468us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 4.960s | 372.718us | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 2.180s | 116.287us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.240s | 41.671us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.780s | 19.468us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 2.180s | 116.287us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 155 | 35.48 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | target_fifo_watermark | i2c_target_fifo_watermarks_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_watermarks_tx | 0 | 50 | 0.00 | ||||
V2 | host_mode_config_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
i2c_host_perf_precise | 0 | 50 | 0.00 | ||||
V2 | host_mode_clock_stretching | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | target_mode_tx_stretch_ctrl | i2c_target_tx_stretch_ctrl | 0 | 50 | 0.00 | ||
V2 | target_mode_nack_generation | i2c_target_nack_acqfull | 0 | 50 | 0.00 | ||
i2c_target_nack_acqfull_addr | 0 | 50 | 0.00 | ||||
i2c_target_nack_txstretch | 0 | 50 | 0.00 | ||||
V2 | host_mode_halt_on_nak | i2c_host_may_nack | 0 | 50 | 0.00 | ||
V2 | target_mode_n_byte_ack_control | target_mode_n_byte_ack_control | 0 | 0 | -- | ||
V2 | target_mode_bus_timeout | target_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_timeout | controller_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_idle_delay | controller_mode_bus_idle_delay | 0 | 0 | -- | ||
V2 | loopback_test | loopback_test | 0 | 0 | -- | ||
V2 | multi_controller_clock_synchronization | multi_controller_clock_synchronization | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost_interference | multi_controller_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost | multi_controller_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost_interference | target_mode_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost | target_mode_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_smbus_maxlen | i2c_target_smbus_maxlen | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.740s | 18.464us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.890s | 168.372us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.890s | 168.372us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.790s | 25.638us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.780s | 19.468us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 2.180s | 116.287us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.240s | 80.449us | 19 | 20 | 95.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.790s | 25.638us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.780s | 19.468us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 2.180s | 116.287us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.240s | 80.449us | 19 | 20 | 95.00 | ||
V2 | TOTAL | 89 | 1792 | 4.97 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 2.290s | 456.446us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 2.290s | 456.446us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 70 | 0.00 | |||
TOTAL | 164 | 2042 | 8.03 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 5 | 71.43 |
V2 | 49 | 38 | 2 | 4.08 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 4 | 3 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
52.69 | 40.66 | 40.76 | 90.72 | 0.00 | 42.98 | 99.68 | 54.00 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 939 failures:
0.i2c_host_smoke.112317661596219588617472661817906479699276311550029792653470851281662118396163
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
2.i2c_host_smoke.63427823525059067222654468085648394319883124388476743950797707877749439273044
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_smoke/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_watermark.114204816630535585022457405394735957248821205589059069739962619913650256303088
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
2.i2c_host_fifo_watermark.84390952105407100166512843003816844270774395613367987799584660925155331058082
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_watermark/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_fmt.102315504558306754719254381303205085502215184125803001907870764393447076292255
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
2.i2c_host_fifo_reset_fmt.13515197864439367889653171664155369902187735908096421832578671583064755579880
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_fmt/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_rx.92418639160836442232265394934853494242069045867465691896123151982518903911817
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
2.i2c_host_fifo_reset_rx.89870987539869990771243469091522089302044572865774917819650282763693940165382
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_rx/latest/run.log
... and 25 more failures.
0.i2c_host_perf.85062812027230442504353343185436268209654729070223043490071686792459876853083
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
2.i2c_host_perf.5286067903646892332923653889711844749442445239823366127361618159707319567951
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf/latest/run.log
... and 25 more failures.
Job killed most likely because its dependent job failed.
has 938 failures:
0.i2c_host_override.113220598778883726214025013744721073485542989328629618277586388893366175101920
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
2.i2c_host_override.90764399142948254523400302168410735495256557107513043029069920647040778931019
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_override/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_overflow.110199013653676027272287599649942479213591678120384310789204482333362172237822
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
2.i2c_host_fifo_overflow.104889526429605534909930618879735908398397073526675101811014949322792797626259
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_overflow/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_fmt_empty.66813123148055661818662651529734916101701787983739768349328900515066923585033
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
2.i2c_host_fifo_fmt_empty.77081114961689161306997000233589169709189968633688868451670993552108023275752
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_fmt_empty/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_full.41116165016161026185384842199898916028661983690195606276850114347328514393860
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
2.i2c_host_fifo_full.89658590601415492148701026136904506757631993480663615807759346045920831517885
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_full/latest/run.log
... and 25 more failures.
0.i2c_host_perf_precise.51621518128194536653911764660491114114248524891779775884185594343915781752108
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf_precise/latest/run.log
2.i2c_host_perf_precise.70352025386820994646249361077145685016678521988822315031410250489098250250802
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf_precise/latest/run.log
... and 25 more failures.
UVM_ERROR (cip_base_vseq.sv:497) [i2c_common_vseq] Check failed data & ~ro_mask == * (* [*] vs * [*])
has 1 failures:
12.i2c_same_csr_outstanding.66596758479683740949794675082556924679622573986767728308983776627159021288567
Line 251, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/12.i2c_same_csr_outstanding/latest/run.log
UVM_ERROR @ 288416393 ps: (cip_base_vseq.sv:497) [uvm_test_top.env.virtual_sequencer.i2c_common_vseq] Check failed data & ~ro_mask == 0 (64 [0x40] vs 0 [0x0])
UVM_INFO @ 288416393 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---