584c3d46af
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.790s | 88.820us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.870s | 68.739us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 5.050s | 524.841us | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.890s | 92.197us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.500s | 34.066us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.870s | 68.739us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 1.890s | 92.197us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 155 | 35.48 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | target_fifo_watermark | i2c_target_fifo_watermarks_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_watermarks_tx | 0 | 50 | 0.00 | ||||
V2 | host_mode_config_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
i2c_host_perf_precise | 0 | 50 | 0.00 | ||||
V2 | host_mode_clock_stretching | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | target_mode_tx_stretch_ctrl | i2c_target_tx_stretch_ctrl | 0 | 50 | 0.00 | ||
V2 | target_mode_nack_generation | i2c_target_nack_acqfull | 0 | 50 | 0.00 | ||
i2c_target_nack_acqfull_addr | 0 | 50 | 0.00 | ||||
i2c_target_nack_txstretch | 0 | 50 | 0.00 | ||||
V2 | host_mode_halt_on_nak | i2c_host_may_nack | 0 | 50 | 0.00 | ||
V2 | target_mode_n_byte_ack_control | target_mode_n_byte_ack_control | 0 | 0 | -- | ||
V2 | target_mode_bus_timeout | target_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_timeout | controller_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_idle_delay | controller_mode_bus_idle_delay | 0 | 0 | -- | ||
V2 | loopback_test | loopback_test | 0 | 0 | -- | ||
V2 | multi_controller_clock_synchronization | multi_controller_clock_synchronization | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost_interference | multi_controller_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost | multi_controller_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost_interference | target_mode_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost | target_mode_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_smbus_maxlen | i2c_target_smbus_maxlen | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.770s | 17.297us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.630s | 618.830us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.630s | 618.830us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.790s | 88.820us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.870s | 68.739us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.890s | 92.197us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.210s | 67.179us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.790s | 88.820us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.870s | 68.739us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.890s | 92.197us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.210s | 67.179us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1792 | 5.02 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 2.250s | 153.762us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 2.250s | 153.762us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 70 | 0.00 | |||
TOTAL | 165 | 2042 | 8.08 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 5 | 71.43 |
V2 | 49 | 38 | 3 | 6.12 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 4 | 3 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
52.72 | 40.66 | 40.72 | 90.72 | 0.00 | 42.98 | 99.68 | 54.32 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 939 failures:
0.i2c_host_smoke.104102604278266994355576700981173003749391857281539260691576442008960761682895
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
2.i2c_host_smoke.92996143427071872147243779110568348699228145683564911777762871749464160373323
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_smoke/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_watermark.35949635845597014576482562060425295971996571884843712097267871232749237339489
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
2.i2c_host_fifo_watermark.48648439504808036269875405102390303261227029002405913878456061176775810116113
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_watermark/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_fmt.12540511604527981891228933121005776420296599913353605574060690870114175927244
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
2.i2c_host_fifo_reset_fmt.11826701382528108698730178698741039625036529347957263452247907669187626647054
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_fmt/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_rx.14329278859755360894670590244190375166779665388917705293918762204252530898591
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
2.i2c_host_fifo_reset_rx.84679845174032737019393995341368121602458646722769663936813789184124452880557
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_rx/latest/run.log
... and 25 more failures.
0.i2c_host_perf.84561025644350100332305606967414565709075583855728425655909626872025721375807
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
2.i2c_host_perf.20295018090635730933173909382261621948283278856518479072170440951584085623167
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf/latest/run.log
... and 25 more failures.
Job killed most likely because its dependent job failed.
has 938 failures:
0.i2c_host_override.1914688796781532850549242669892349807939126691211266887331700824769001271650
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
2.i2c_host_override.45414420586436082128473899458848116501109817634488810481091116849191483349784
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_override/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_overflow.89787222044630809232596506301899030366466982122074075588078810626523401217809
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
2.i2c_host_fifo_overflow.43208571768277187232757423791699321307698716168903213226798908502355514954393
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_overflow/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_fmt_empty.50140087501555687385349963102999368066944368981589297049234579258820483349967
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
2.i2c_host_fifo_fmt_empty.55626725991220356372245999188399561021185320120907756970366017244249703101552
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_fmt_empty/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_full.72510656557874695395854781281313945874993442202601208658023597184708949964431
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
2.i2c_host_fifo_full.15010874752450790217945242291305141832752346556208304838945365991496947909356
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_full/latest/run.log
... and 25 more failures.
0.i2c_host_perf_precise.42212910227764190113727893463968025204298795955683843711275084705585229585353
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf_precise/latest/run.log
2.i2c_host_perf_precise.53876209251476531469758244139964075557429898893442645407655260779502176762552
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf_precise/latest/run.log
... and 25 more failures.