e45ccd274a
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.780s | 19.671us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.830s | 29.070us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 5.110s | 1.927ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.760s | 38.546us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.520s | 36.455us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.830s | 29.070us | 20 | 20 | 100.00 |
i2c_csr_aliasing | 1.760s | 38.546us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 155 | 35.48 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | target_fifo_watermark | i2c_target_fifo_watermarks_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_watermarks_tx | 0 | 50 | 0.00 | ||||
V2 | host_mode_config_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
i2c_host_perf_precise | 0 | 50 | 0.00 | ||||
V2 | host_mode_clock_stretching | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | target_mode_tx_stretch_ctrl | i2c_target_tx_stretch_ctrl | 0 | 50 | 0.00 | ||
V2 | target_mode_nack_generation | i2c_target_nack_acqfull | 0 | 50 | 0.00 | ||
i2c_target_nack_acqfull_addr | 0 | 50 | 0.00 | ||||
i2c_target_nack_txstretch | 0 | 50 | 0.00 | ||||
V2 | host_mode_halt_on_nak | i2c_host_may_nack | 0 | 50 | 0.00 | ||
V2 | target_mode_n_byte_ack_control | target_mode_n_byte_ack_control | 0 | 0 | -- | ||
V2 | target_mode_bus_timeout | target_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_timeout | controller_mode_bus_timeout | 0 | 0 | -- | ||
V2 | controller_mode_bus_idle_delay | controller_mode_bus_idle_delay | 0 | 0 | -- | ||
V2 | loopback_test | loopback_test | 0 | 0 | -- | ||
V2 | multi_controller_clock_synchronization | multi_controller_clock_synchronization | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost_interference | multi_controller_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | multi_controller_arbitration_lost | multi_controller_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost_interference | target_mode_arbitration_lost_interference | 0 | 0 | -- | ||
V2 | target_mode_arbitration_lost | target_mode_arbitration_lost | 0 | 0 | -- | ||
V2 | target_mode_smbus_maxlen | i2c_target_smbus_maxlen | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.740s | 15.791us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.660s | 1.474ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.660s | 1.474ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.780s | 19.671us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.830s | 29.070us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.760s | 38.546us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.290s | 133.987us | 19 | 20 | 95.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.780s | 19.671us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.830s | 29.070us | 20 | 20 | 100.00 | ||
i2c_csr_aliasing | 1.760s | 38.546us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.290s | 133.987us | 19 | 20 | 95.00 | ||
V2 | TOTAL | 89 | 1792 | 4.97 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 2.350s | 123.066us | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 2.350s | 123.066us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 70 | 0.00 | |||
TOTAL | 164 | 2042 | 8.03 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 5 | 71.43 |
V2 | 49 | 38 | 2 | 4.08 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 4 | 3 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
52.60 | 40.66 | 40.72 | 90.72 | 0.00 | 42.98 | 99.68 | 53.47 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 939 failures:
0.i2c_host_smoke.49788176118655005444354891706231153838288405396977890880955839585161649553590
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
2.i2c_host_smoke.34353445180567157771676025902510970482777895602739165644322865177460117184663
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_smoke/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_watermark.69122858467139627168349906090350032258402974805784159817150009982037752422207
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
2.i2c_host_fifo_watermark.85965033789503859957834131586522407966419473508094095649332513852199659849919
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_watermark/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_fmt.76614074012612994084739948888825517780203523952236476948474458052749344798742
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
2.i2c_host_fifo_reset_fmt.70353267783597265993301881816677520777078210071019283312724393591157307400180
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_fmt/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_reset_rx.55068516624523555317576013597792071060848514864545446031961160648943091737938
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
2.i2c_host_fifo_reset_rx.82305226156568227984040709878672253178518521057278856418425352998479314737058
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_reset_rx/latest/run.log
... and 25 more failures.
0.i2c_host_perf.38225508458097402294529273007732178242480511211626576389149719588595840463643
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
2.i2c_host_perf.68632230654476434219600119816587056486383215757177970377393705954414202896985
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf/latest/run.log
... and 25 more failures.
Job killed most likely because its dependent job failed.
has 938 failures:
0.i2c_host_override.58623861616469620633423898384327971268729012647365077628880588862367769247855
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
2.i2c_host_override.24281815203379606119832948669796341091276969486670240872955911538979580496799
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_override/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_overflow.13927614181154382871450922939745581497134125706820428831934274736396392144793
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
2.i2c_host_fifo_overflow.10566457246764886872681104429727850980926455936113818983589049855606683664625
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_overflow/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_fmt_empty.97052938636914060146927610104135311964399467377173082585057489604363230089882
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
2.i2c_host_fifo_fmt_empty.76985490126928664670145158684116834804767386006949865816969020513387968432606
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_fmt_empty/latest/run.log
... and 25 more failures.
0.i2c_host_fifo_full.46613070774087070493312448775411795290087384144415429416706072015405121946132
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
2.i2c_host_fifo_full.99539990139289273256722872528010529044849824136316582976835487895657836098207
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_fifo_full/latest/run.log
... and 25 more failures.
0.i2c_host_perf_precise.53066668755437905070536083929523620117960762559951294053580068331765464189756
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf_precise/latest/run.log
2.i2c_host_perf_precise.30474473528253923676749357020217305470414790441953928466578454005021884259677
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/2.i2c_host_perf_precise/latest/run.log
... and 25 more failures.
UVM_ERROR (cip_base_vseq.sv:501) [i2c_common_vseq] Check failed data & ~ro_mask == * (* [*] vs * [*])
has 1 failures:
7.i2c_same_csr_outstanding.52423920687555276171563889093037379474547522935131965721701660480739233229791
Line 252, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/7.i2c_same_csr_outstanding/latest/run.log
UVM_ERROR @ 524924765 ps: (cip_base_vseq.sv:501) [uvm_test_top.env.virtual_sequencer.i2c_common_vseq] Check failed data & ~ro_mask == 0 (64 [0x40] vs 0 [0x0])
UVM_INFO @ 524924765 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---