93b7cb99d8
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | lc_ctrl_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | lc_ctrl_csr_hw_reset | 0 | 5 | 0.00 | ||
V1 | csr_rw | lc_ctrl_csr_rw | 0 | 20 | 0.00 | ||
V1 | csr_bit_bash | lc_ctrl_csr_bit_bash | 0 | 5 | 0.00 | ||
V1 | csr_aliasing | lc_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||
V1 | csr_mem_rw_with_rand_reset | lc_ctrl_csr_mem_rw_with_rand_reset | 0 | 20 | 0.00 | ||
V1 | regwen_csr_and_corresponding_lockable_csr | lc_ctrl_csr_rw | 0 | 20 | 0.00 | ||
lc_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||||
V1 | TOTAL | 0 | 105 | 0.00 | |||
V2 | state_post_trans | lc_ctrl_state_post_trans | 0 | 50 | 0.00 | ||
V2 | regwen_during_op | lc_ctrl_regwen_during_op | 0 | 10 | 0.00 | ||
V2 | rand_wr_claim_transition_if | lc_ctrl_claim_transition_if | 0 | 10 | 0.00 | ||
V2 | lc_prog_failure | lc_ctrl_prog_failure | 0 | 50 | 0.00 | ||
V2 | lc_state_failure | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
V2 | lc_errors | lc_ctrl_errors | 0 | 50 | 0.00 | ||
V2 | security_escalation | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_prog_failure | 0 | 50 | 0.00 | ||||
lc_ctrl_errors | 0 | 50 | 0.00 | ||||
lc_ctrl_security_escalation | 0 | 50 | 0.00 | ||||
lc_ctrl_jtag_state_failure | 0 | 20 | 0.00 | ||||
lc_ctrl_jtag_prog_failure | 0 | 20 | 0.00 | ||||
lc_ctrl_jtag_errors | 0 | 20 | 0.00 | ||||
V2 | jtag_access | lc_ctrl_jtag_smoke | 0 | 20 | 0.00 | ||
lc_ctrl_jtag_state_post_trans | 0 | 20 | 0.00 | ||||
lc_ctrl_jtag_prog_failure | 0 | 20 | 0.00 | ||||
lc_ctrl_jtag_errors | 0 | 20 | 0.00 | ||||
lc_ctrl_jtag_access | 0 | 50 | 0.00 | ||||
lc_ctrl_jtag_regwen_during_op | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_csr_hw_reset | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_csr_rw | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_csr_bit_bash | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_csr_aliasing | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_same_csr_outstanding | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_csr_mem_rw_with_rand_reset | 0 | 10 | 0.00 | ||||
lc_ctrl_jtag_alert_test | 0 | 10 | 0.00 | ||||
V2 | jtag_priority | lc_ctrl_jtag_priority | 0 | 10 | 0.00 | ||
V2 | lc_ctrl_volatile_unlock | lc_ctrl_volatile_unlock_smoke | 0 | 50 | 0.00 | ||
V2 | stress_all | lc_ctrl_stress_all | 0 | 50 | 0.00 | ||
V2 | alert_test | lc_ctrl_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | lc_ctrl_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_illegal_access | lc_ctrl_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_outstanding_access | lc_ctrl_csr_hw_reset | 0 | 5 | 0.00 | ||
lc_ctrl_csr_rw | 0 | 20 | 0.00 | ||||
lc_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||||
lc_ctrl_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | tl_d_partial_access | lc_ctrl_csr_hw_reset | 0 | 5 | 0.00 | ||
lc_ctrl_csr_rw | 0 | 20 | 0.00 | ||||
lc_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||||
lc_ctrl_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | TOTAL | 0 | 700 | 0.00 | |||
V2S | tl_intg_err | lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||
lc_ctrl_tl_intg_err | 0 | 20 | 0.00 | ||||
V2S | sec_cm_bus_integrity | lc_ctrl_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | sec_cm_transition_config_regwen | lc_ctrl_regwen_during_op | 0 | 10 | 0.00 | ||
V2S | sec_cm_manuf_state_sparse | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_transition_ctr_sparse | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_manuf_state_bkgn_chk | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_transition_ctr_bkgn_chk | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_state_config_sparse | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_main_fsm_sparse | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_kmac_fsm_sparse | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_main_fsm_local_esc | lc_ctrl_state_failure | 0 | 50 | 0.00 | ||
lc_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_main_fsm_global_esc | lc_ctrl_security_escalation | 0 | 50 | 0.00 | ||
V2S | sec_cm_main_ctrl_flow_consistency | lc_ctrl_state_post_trans | 0 | 50 | 0.00 | ||
lc_ctrl_jtag_state_post_trans | 0 | 20 | 0.00 | ||||
V2S | sec_cm_intersig_mubi | lc_ctrl_sec_mubi | 0 | 50 | 0.00 | ||
V2S | sec_cm_token_valid_ctrl_mubi | lc_ctrl_sec_mubi | 0 | 50 | 0.00 | ||
V2S | sec_cm_token_digest | lc_ctrl_sec_token_digest | 0 | 50 | 0.00 | ||
V2S | sec_cm_token_mux_ctrl_redun | lc_ctrl_sec_token_mux | 0 | 50 | 0.00 | ||
V2S | sec_cm_token_valid_mux_redun | lc_ctrl_sec_token_mux | 0 | 50 | 0.00 | ||
V2S | TOTAL | 0 | 175 | 0.00 | |||
V3 | stress_all_with_rand_reset | lc_ctrl_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 0 | 1030 | 0.00 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 0 | 0.00 |
V2 | 27 | 27 | 0 | 0.00 |
V2S | 5 | 5 | 0 | 0.00 |
V3 | 1 | 1 | 0 | 0.00 |
Job killed most likely because its dependent job failed.
has 1032 failures:
0.lc_ctrl_smoke.11229595939604807535766085695270443901317265898236064449163961705117185912470
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/0.lc_ctrl_smoke/latest/run.log
1.lc_ctrl_smoke.73645403241505126112669060499510331028592798388469056596041593522603296021356
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/1.lc_ctrl_smoke/latest/run.log
... and 48 more failures.
0.lc_ctrl_volatile_unlock_smoke.45167703857682941232737141974936522893290862095062448275604734550961941823512
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/0.lc_ctrl_volatile_unlock_smoke/latest/run.log
1.lc_ctrl_volatile_unlock_smoke.4634650486690930092792631351317263422487145850647607357769782489109616570891
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/1.lc_ctrl_volatile_unlock_smoke/latest/run.log
... and 48 more failures.
0.lc_ctrl_state_failure.19969379646862596990466237468696205785763322195304182995793301239990948140744
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/0.lc_ctrl_state_failure/latest/run.log
1.lc_ctrl_state_failure.98101172682878352331801873938511373485650167970059607977428437207440924777876
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/1.lc_ctrl_state_failure/latest/run.log
... and 48 more failures.
0.lc_ctrl_state_post_trans.1094294856171184582230383760658390322636498336925249521718855932827831320129
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/0.lc_ctrl_state_post_trans/latest/run.log
1.lc_ctrl_state_post_trans.6818839573487685431801549666973233116198403677305071132749507244669841276757
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/1.lc_ctrl_state_post_trans/latest/run.log
... and 48 more failures.
0.lc_ctrl_prog_failure.110182379441368233917523148752263922204051754369038613960211537141727101786694
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/0.lc_ctrl_prog_failure/latest/run.log
1.lc_ctrl_prog_failure.94005142533430832924581591317534799927336418670101216860561992208648288054541
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/1.lc_ctrl_prog_failure/latest/run.log
... and 48 more failures.
Job lc_ctrl-sim-vcs_build_default killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 1 failures:
default
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/default/build.log
Job ID: smart:8113f374-489b-4909-a69f-ea97b687969d
Job lc_ctrl-sim-vcs_build_cover_reg_top killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 1 failures:
cover_reg_top
Log /container/opentitan-public/scratch/os_regression/lc_ctrl-sim-vcs/cover_reg_top/build.log
Job ID: smart:9fb059b2-cd7e-487f-8e11-fa9755c32b21