cf38c1d296
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | wake_up | otp_ctrl_wake_up | 1.860s | 69.975us | 1 | 1 | 100.00 |
V1 | smoke | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | otp_ctrl_csr_hw_reset | 2.080s | 381.383us | 5 | 5 | 100.00 |
V1 | csr_rw | otp_ctrl_csr_rw | 1.910s | 557.637us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | otp_ctrl_csr_bit_bash | 8.510s | 448.725us | 5 | 5 | 100.00 |
V1 | csr_aliasing | otp_ctrl_csr_aliasing | 4.180s | 428.720us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | otp_ctrl_csr_mem_rw_with_rand_reset | 3.920s | 1.551ms | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | otp_ctrl_csr_rw | 1.910s | 557.637us | 20 | 20 | 100.00 |
otp_ctrl_csr_aliasing | 4.180s | 428.720us | 5 | 5 | 100.00 | ||
V1 | mem_walk | otp_ctrl_mem_walk | 1.370s | 68.404us | 5 | 5 | 100.00 |
V1 | mem_partial_access | otp_ctrl_mem_partial_access | 1.430s | 491.153us | 5 | 5 | 100.00 |
V1 | TOTAL | 116 | 116 | 100.00 | |||
V2 | dai_access_partition_walk | otp_ctrl_partition_walk | 18.050s | 779.464us | 1 | 1 | 100.00 |
V2 | init_fail | otp_ctrl_init_fail | 8.230s | 2.575ms | 300 | 300 | 100.00 |
V2 | partition_check | otp_ctrl_background_chks | 31.610s | 2.985ms | 10 | 10 | 100.00 |
otp_ctrl_check_fail | 32.070s | 10.736ms | 50 | 50 | 100.00 | ||
V2 | regwen_during_otp_init | otp_ctrl_regwen | 10.530s | 3.989ms | 50 | 50 | 100.00 |
V2 | partition_lock | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2 | interface_key_check | otp_ctrl_parallel_key_req | 36.720s | 14.873ms | 50 | 50 | 100.00 |
V2 | lc_interactions | otp_ctrl_parallel_lc_req | 31.690s | 10.309ms | 50 | 50 | 100.00 |
otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 | ||
V2 | otp_dai_errors | otp_ctrl_dai_errs | 23.020s | 7.226ms | 50 | 50 | 100.00 |
V2 | otp_macro_errors | otp_ctrl_macro_errs | 51.480s | 8.334ms | 50 | 50 | 100.00 |
V2 | test_access | otp_ctrl_test_access | 28.520s | 11.068ms | 50 | 50 | 100.00 |
V2 | stress_all | otp_ctrl_stress_all | 3.720m | 60.758ms | 50 | 50 | 100.00 |
V2 | intr_test | otp_ctrl_intr_test | 2.110s | 563.054us | 50 | 50 | 100.00 |
V2 | alert_test | otp_ctrl_alert_test | 2.770s | 183.466us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | otp_ctrl_tl_errors | 8.830s | 2.373ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | otp_ctrl_tl_errors | 8.830s | 2.373ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | otp_ctrl_csr_hw_reset | 2.080s | 381.383us | 5 | 5 | 100.00 |
otp_ctrl_csr_rw | 1.910s | 557.637us | 20 | 20 | 100.00 | ||
otp_ctrl_csr_aliasing | 4.180s | 428.720us | 5 | 5 | 100.00 | ||
otp_ctrl_same_csr_outstanding | 2.710s | 149.766us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | otp_ctrl_csr_hw_reset | 2.080s | 381.383us | 5 | 5 | 100.00 |
otp_ctrl_csr_rw | 1.910s | 557.637us | 20 | 20 | 100.00 | ||
otp_ctrl_csr_aliasing | 4.180s | 428.720us | 5 | 5 | 100.00 | ||
otp_ctrl_same_csr_outstanding | 2.710s | 149.766us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 1101 | 1101 | 100.00 | |||
V2S | sec_cm_additional_check | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | tl_intg_err | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
otp_ctrl_tl_intg_err | 30.090s | 19.140ms | 20 | 20 | 100.00 | ||
V2S | prim_count_check | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | prim_fsm_check | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_bus_integrity | otp_ctrl_tl_intg_err | 30.090s | 19.140ms | 20 | 20 | 100.00 |
V2S | sec_cm_secret_mem_scramble | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V2S | sec_cm_part_mem_digest | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V2S | sec_cm_dai_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_kdi_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_lci_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_part_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_scrmbl_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_timer_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_dai_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_kdi_seed_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_kdi_entropy_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_lci_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_part_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_scrmbl_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_timer_integ_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_timer_cnsty_ctr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_timer_lfsr_redun | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_dai_fsm_local_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 | ||
V2S | sec_cm_lci_fsm_local_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
V2S | sec_cm_kdi_fsm_local_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
V2S | sec_cm_part_fsm_local_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
otp_ctrl_macro_errs | 51.480s | 8.334ms | 50 | 50 | 100.00 | ||
V2S | sec_cm_scrmbl_fsm_local_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
V2S | sec_cm_timer_fsm_local_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 | ||
V2S | sec_cm_dai_fsm_global_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 | ||
V2S | sec_cm_lci_fsm_global_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
V2S | sec_cm_kdi_fsm_global_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
V2S | sec_cm_part_fsm_global_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
otp_ctrl_macro_errs | 51.480s | 8.334ms | 50 | 50 | 100.00 | ||
V2S | sec_cm_scrmbl_fsm_global_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
V2S | sec_cm_timer_fsm_global_esc | otp_ctrl_parallel_lc_esc | 16.630s | 7.093ms | 200 | 200 | 100.00 |
otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 | ||
V2S | sec_cm_part_data_reg_integrity | otp_ctrl_init_fail | 8.230s | 2.575ms | 300 | 300 | 100.00 |
V2S | sec_cm_part_data_reg_bkgn_chk | otp_ctrl_check_fail | 32.070s | 10.736ms | 50 | 50 | 100.00 |
V2S | sec_cm_part_mem_regren | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2S | sec_cm_part_mem_sw_unreadable | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2S | sec_cm_part_mem_sw_unwritable | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2S | sec_cm_lc_part_mem_sw_noaccess | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2S | sec_cm_access_ctrl_mubi | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2S | sec_cm_token_valid_ctrl_mubi | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V2S | sec_cm_lc_ctrl_intersig_mubi | otp_ctrl_dai_lock | 52.200s | 5.264ms | 50 | 50 | 100.00 |
V2S | sec_cm_test_bus_lc_gated | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V2S | sec_cm_test_tl_lc_gate_fsm_sparse | otp_ctrl_sec_cm | 3.197m | 34.680ms | 5 | 5 | 100.00 |
V2S | sec_cm_direct_access_config_regwen | otp_ctrl_regwen | 10.530s | 3.989ms | 50 | 50 | 100.00 |
V2S | sec_cm_check_trigger_config_regwen | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V2S | sec_cm_check_config_regwen | otp_ctrl_smoke | 19.350s | 4.495ms | 50 | 50 | 100.00 |
V2S | sec_cm_macro_mem_integrity | otp_ctrl_macro_errs | 51.480s | 8.334ms | 50 | 50 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | otp_ctrl_low_freq_read | otp_ctrl_low_freq_read | 14.930s | 7.472ms | 1 | 1 | 100.00 |
V3 | stress_all_with_rand_reset | otp_ctrl_stress_all_with_rand_reset | 2.975h | 5.249s | 94 | 100 | 94.00 |
V3 | TOTAL | 95 | 101 | 94.06 | |||
TOTAL | 1337 | 1343 | 99.55 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 9 | 9 | 9 | 100.00 |
V2 | 17 | 17 | 17 | 100.00 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 2 | 2 | 1 | 50.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
93.28 | 92.55 | 91.52 | 92.48 | 91.27 | 93.44 | 96.53 | 95.19 |
Job otp_ctrl-sim-vcs_run_default killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 5 failures:
17.otp_ctrl_stress_all_with_rand_reset.103613464983950388185023022606775509718309655195598380708848593588163999460470
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/17.otp_ctrl_stress_all_with_rand_reset/latest/run.log
Job ID: smart:e3ecb84f-cb43-489c-af0b-88b7270d6def
27.otp_ctrl_stress_all_with_rand_reset.97957868387230349473547689506701135090287016004426867581856826243926267750795
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/27.otp_ctrl_stress_all_with_rand_reset/latest/run.log
Job ID: smart:d6dccb7f-0cfb-4751-afca-fd1d60fdd611
... and 3 more failures.
UVM_ERROR (cip_base_scoreboard.sv:455) [scoreboard] Check failed item.d_error == exp_d_error (* [*] vs * [*]) On interface otp_ctrl_prim_reg_block, TL item: req: (cip_tl_seq_item@290730) { a_addr: * a_data: * a_mask: * a_size: * a_param: * a_source: * a_opcode: * a_user: * d_param: * d_source: * d_data: * d_size: * d_opcode: * d_error: * d_sink: * d_user: * a_source_is_overridden: * a_valid_delay: * d_valid_delay: * a_valid_len: * d_valid_len: * req_abort_after_a_valid_len: * rsp_abort_after_d_valid_len: * req_completed: * rsp_completed: * tl_intg_err_type: TlIntgErrNone max_ecc_errors: * }
has 1 failures:
6.otp_ctrl_stress_all_with_rand_reset.53449879833957270037606069734699591334840767798258956944297574613310199533897
Line 281, in log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/6.otp_ctrl_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 3046735246 ps: (cip_base_scoreboard.sv:455) [uvm_test_top.env.scoreboard] Check failed item.d_error == exp_d_error (1 [0x1] vs 0 [0x0]) On interface otp_ctrl_prim_reg_block, TL item: req: (cip_tl_seq_item@290730) { a_addr: 'h80cd34b8 a_data: 'h350db816 a_mask: 'hf a_size: 'h2 a_param: 'h0 a_source: 'h13 a_opcode: 'h0 a_user: 'h26c9c d_param: 'h0 d_source: 'h13 d_data: 'hffffffff d_size: 'h2 d_opcode: 'h0 d_error: 'h1 d_sink: 'h0 d_user: 'h1f2a a_source_is_overridden: 'h0 a_valid_delay: 'h0 d_valid_delay: 'h0 a_valid_len: 'h0 d_valid_len: 'h0 req_abort_after_a_valid_len: 'h0 rsp_abort_after_d_valid_len: 'h0 req_completed: 'h0 rsp_completed: 'h0 tl_intg_err_type: TlIntgErrNone max_ecc_errors: 'h3 }
, unmapped_err: 0, mem_access_err: 0, bus_intg_err: 0, byte_wr_err: 0, csr_size_err: 0, tl_item_err: 0, write_w_instr_type_err: 0, cfg.tl_mem_access_gated: 0 ecc_err: 0
UVM_INFO @ 3046735246 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---