4fd94db59a
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | pwm_smoke | 10.000s | 1.153ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | pwm_csr_hw_reset | 3.000s | 34.187us | 5 | 5 | 100.00 |
V1 | csr_rw | pwm_csr_rw | 3.000s | 17.882us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | pwm_csr_bit_bash | 11.000s | 1.139ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | pwm_csr_aliasing | 5.000s | 423.296us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | pwm_csr_mem_rw_with_rand_reset | 8.000s | 100.825us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | pwm_csr_rw | 3.000s | 17.882us | 20 | 20 | 100.00 |
pwm_csr_aliasing | 5.000s | 423.296us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 105 | 105 | 100.00 | |||
V2 | dutycycle | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | pulse | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | blink | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | heartbeat | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | resolution | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | multi_channel | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | polarity | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | phase | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | lowpower | pwm_rand_output | 1.133m | 10.721ms | 48 | 50 | 96.00 |
V2 | perf | pwm_perf | 51.000s | 43.738ms | 49 | 50 | 98.00 |
V2 | stress_all | pwm_stress_all | 3.967m | 52.514ms | 50 | 50 | 100.00 |
V2 | alert_test | pwm_alert_test | 8.000s | 16.282us | 50 | 50 | 100.00 |
V2 | intr_test | pwm_intr_test | 8.000s | 13.317us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | pwm_tl_errors | 9.000s | 539.277us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | pwm_tl_errors | 9.000s | 539.277us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | pwm_csr_hw_reset | 3.000s | 34.187us | 5 | 5 | 100.00 |
pwm_csr_rw | 3.000s | 17.882us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 5.000s | 423.296us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 8.000s | 101.227us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | pwm_csr_hw_reset | 3.000s | 34.187us | 5 | 5 | 100.00 |
pwm_csr_rw | 3.000s | 17.882us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 5.000s | 423.296us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 8.000s | 101.227us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 287 | 290 | 98.97 | |||
V2S | tl_intg_err | pwm_tl_intg_err | 8.000s | 186.740us | 20 | 20 | 100.00 |
pwm_sec_cm | 4.000s | 345.996us | 5 | 5 | 100.00 | ||
V2S | sec_cm_bus_integrity | pwm_tl_intg_err | 8.000s | 186.740us | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 417 | 420 | 99.29 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 6 | 100.00 |
V2 | 7 | 7 | 5 | 71.43 |
V2S | 2 | 2 | 2 | 100.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
98.59 | 99.55 | 99.20 | 99.84 | 95.41 | 94.92 | -- | 100.00 | 99.01 |
UVM_FATAL (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue
has 3 failures:
Test pwm_rand_output has 2 failures.
4.pwm_rand_output.49518165841305505347057116160792456183477540952554920789509316969721974309916
Line 136594, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/4.pwm_rand_output/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
19.pwm_rand_output.63788296278819713979317633490806406829494976689561580658945784278012194375631
Line 403, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/19.pwm_rand_output/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test pwm_perf has 1 failures.
34.pwm_perf.49242232839136212624441517444893348073826250486929871428745508602478075289365
Line 399, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/34.pwm_perf/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---