93b7cb99d8
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 0 | 5 | 0.00 | ||
V1 | csr_rw | rom_ctrl_csr_rw | 0 | 20 | 0.00 | ||
V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 0 | 5 | 0.00 | ||
V1 | csr_aliasing | rom_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||
V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 0 | 20 | 0.00 | ||
V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 0 | 20 | 0.00 | ||
rom_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||||
V1 | mem_walk | rom_ctrl_mem_walk | 0 | 5 | 0.00 | ||
V1 | mem_partial_access | rom_ctrl_mem_partial_access | 0 | 5 | 0.00 | ||
V1 | TOTAL | 0 | 115 | 0.00 | |||
V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 0 | 50 | 0.00 | ||
V2 | stress_all | rom_ctrl_stress_all | 0 | 50 | 0.00 | ||
V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 0 | 50 | 0.00 | ||
V2 | alert_test | rom_ctrl_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 0 | 5 | 0.00 | ||
rom_ctrl_csr_rw | 0 | 20 | 0.00 | ||||
rom_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||||
rom_ctrl_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 0 | 5 | 0.00 | ||
rom_ctrl_csr_rw | 0 | 20 | 0.00 | ||||
rom_ctrl_csr_aliasing | 0 | 5 | 0.00 | ||||
rom_ctrl_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | TOTAL | 0 | 240 | 0.00 | |||
V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | tl_intg_err | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
rom_ctrl_tl_intg_err | 0 | 20 | 0.00 | ||||
V2S | prim_fsm_check | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_mem_digest | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
rom_ctrl_kmac_err_chk | 0 | 50 | 0.00 | ||||
V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | TOTAL | 0 | 95 | 0.00 | |||
V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 0 | 500 | 0.00 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 0 | 0.00 |
V2 | 6 | 6 | 0 | 0.00 |
V2S | 4 | 4 | 0 | 0.00 |
V3 | 1 | 1 | 0 | 0.00 |
Job killed most likely because its dependent job failed.
has 502 failures:
0.rom_ctrl_smoke.97569461443744135305920923487253993161673808460869697188180436873708829106495
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_smoke/latest/run.log
1.rom_ctrl_smoke.89245121331671661673921871307671614197443075068597920138692565620166980785598
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_smoke/latest/run.log
... and 48 more failures.
0.rom_ctrl_stress_all.40128847237489598513649895958016870448803788163053761408771548559120853276706
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_stress_all/latest/run.log
1.rom_ctrl_stress_all.113109913698092144998311514428657257630170999790761831164393553162749153700047
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_stress_all/latest/run.log
... and 48 more failures.
0.rom_ctrl_max_throughput_chk.19090924286648835731438992637232210261807306676176902381420878471565697119989
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_max_throughput_chk/latest/run.log
1.rom_ctrl_max_throughput_chk.9751297190612947480613040013473672505817035198108659075534715480289494906492
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_max_throughput_chk/latest/run.log
... and 48 more failures.
0.rom_ctrl_corrupt_sig_fatal_chk.40667427548248551283266331420273118974901857956402956703866898638323690931099
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
1.rom_ctrl_corrupt_sig_fatal_chk.5226875621502486270982047874861836770867137782605953372151454869602651272731
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
... and 48 more failures.
0.rom_ctrl_kmac_err_chk.103645543060314412615159730937908976383267673723069688779262711831868866981973
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_kmac_err_chk/latest/run.log
1.rom_ctrl_kmac_err_chk.100681878177462734900563853667105529504809165080867315116244429320658876384185
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_kmac_err_chk/latest/run.log
... and 48 more failures.
Job rom_ctrl-sim-vcs_build_default killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 1 failures:
default
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/default/build.log
Job ID: smart:db9bf362-d0f3-455d-9be6-006072fe19a3
Job rom_ctrl-sim-vcs_build_cover_reg_top killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 1 failures:
cover_reg_top
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/cover_reg_top/build.log
Job ID: smart:a62848b7-0b7a-405b-8fb2-da1609250355