cf38c1d296
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.530s | 664.031us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 2.630s | 120.854us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 24.290s | 394.724us | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 16.740s | 258.746us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 2.890s | 60.490us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 2.630s | 120.854us | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 16.740s | 258.746us | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 8.980s | 626.593us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 5.810s | 228.917us | 5 | 5 | 100.00 |
V1 | TOTAL | 65 | 115 | 56.52 | |||
V2 | base_random_seq | spi_device_txrx | 0 | 50 | 0.00 | ||
V2 | fifo_full | spi_device_fifo_full | 0 | 50 | 0.00 | ||
V2 | fifo_underflow_overflow | spi_device_fifo_underflow_overflow | 0 | 50 | 0.00 | ||
V2 | dummy_sck_and_dummy_csb | spi_device_dummy_item_extra_dly | 0 | 50 | 0.00 | ||
V2 | extra_delay_on_spi | spi_device_dummy_item_extra_dly | 0 | 50 | 0.00 | ||
V2 | tx_async_fifo_reset | spi_device_tx_async_fifo_reset | 0 | 50 | 0.00 | ||
V2 | rx_async_fifo_reset | spi_device_rx_async_fifo_reset | 0 | 50 | 0.00 | ||
V2 | interrupts | spi_device_intr | 0 | 50 | 0.00 | ||
V2 | abort | spi_device_abort | 0 | 50 | 0.00 | ||
V2 | byte_transfer_on_spi | spi_device_byte_transfer | 0 | 50 | 0.00 | ||
V2 | rx_timeout | spi_device_rx_timeout | 0 | 50 | 0.00 | ||
V2 | bit_transfer_on_spi | spi_device_bit_transfer | 0 | 50 | 0.00 | ||
V2 | extreme_fifo_setting | spi_device_extreme_fifo_size | 0 | 50 | 0.00 | ||
V2 | perf | spi_device_perf | 0 | 50 | 0.00 | ||
V2 | csb_read | spi_device_csb_read | 0 | 50 | 0.00 | ||
V2 | mem_parity | spi_device_mem_parity | 0 | 20 | 0.00 | ||
V2 | mem_cfg | spi_device_ram_cfg | 0 | 20 | 0.00 | ||
V2 | tpm_read | spi_device_tpm_rw | 0 | 50 | 0.00 | ||
V2 | tpm_write | spi_device_tpm_rw | 0 | 50 | 0.00 | ||
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 0 | 50 | 0.00 | ||
spi_device_tpm_sts_read | 0 | 50 | 0.00 | ||||
V2 | tpm_fully_random_case | spi_device_tpm_all | 0 | 50 | 0.00 | ||
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_info_slots | spi_device_flash_all | 0 | 50 | 0.00 | ||
V2 | cmd_read_status | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_read_jedec | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_read_sfdp | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_fast_read | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | flash_cmd_upload | spi_device_upload | 0 | 50 | 0.00 | ||
V2 | mailbox_command | spi_device_mailbox | 0 | 50 | 0.00 | ||
V2 | mailbox_cross_outside_command | spi_device_mailbox | 0 | 50 | 0.00 | ||
V2 | mailbox_cross_inside_command | spi_device_mailbox | 0 | 50 | 0.00 | ||
V2 | cmd_read_buffer | spi_device_flash_mode | 0 | 50 | 0.00 | ||
spi_device_read_buffer_direct | 0 | 50 | 0.00 | ||||
V2 | cmd_dummy_cycle | spi_device_mailbox | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | quad_spi | spi_device_flash_all | 0 | 50 | 0.00 | ||
V2 | dual_spi | spi_device_flash_all | 0 | 50 | 0.00 | ||
V2 | 4b_3b_feature | spi_device_cfg_cmd | 0 | 50 | 0.00 | ||
V2 | write_enable_disable | spi_device_cfg_cmd | 0 | 50 | 0.00 | ||
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 0 | 50 | 0.00 | ||
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 0 | 50 | 0.00 | ||
V2 | stress_all | spi_device_stress_all | 0 | 50 | 0.00 | ||
V2 | alert_test | spi_device_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | spi_device_intr_test | 0.920s | 27.843us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 5.200s | 232.602us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 5.200s | 232.602us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.530s | 664.031us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.630s | 120.854us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 16.740s | 258.746us | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.480s | 903.144us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.530s | 664.031us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.630s | 120.854us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 16.740s | 258.746us | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.480s | 903.144us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1680 | 5.36 | |||
V2S | tl_intg_err | spi_device_sec_cm | 0 | 5 | 0.00 | ||
spi_device_tl_intg_err | 20.480s | 1.022ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 20.480s | 1.022ms | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 175 | 1820 | 9.62 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 7 | 87.50 |
V2 | 36 | 36 | 3 | 8.33 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
60.02 | 71.17 | 76.17 | 75.34 | 0.00 | 77.00 | 100.00 | 20.49 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 823 failures:
0.spi_device_smoke.9704489198360266375157820486166948201011573381372992438200577639364813650403
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_smoke/latest/run.log
2.spi_device_smoke.53014598601791056223949975390554667813369916199118252820557455723508691955946
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_smoke/latest/run.log
... and 1 more failures.
0.spi_device_fifo_full.31114574183940763155524690968725756507203056162841037000528983514529295226769
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_fifo_full/latest/run.log
2.spi_device_fifo_full.107738296685328714764748334850343497932713228977392450117118494063980783157502
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_fifo_full/latest/run.log
... and 1 more failures.
0.spi_device_extreme_fifo_size.16481342632058066291047548477276305723547536484447024563065585558442116379577
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_extreme_fifo_size/latest/run.log
2.spi_device_extreme_fifo_size.74375623410417418594707214150533900267763486331748136255114146648341174072317
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_extreme_fifo_size/latest/run.log
... and 1 more failures.
0.spi_device_intr.105352818719806746855564001366580764242448413154162598559461955493841226722848
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_intr/latest/run.log
2.spi_device_intr.30561404321518916281608145815678888891988741399837710231398187096564093678880
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_intr/latest/run.log
... and 1 more failures.
0.spi_device_csb_read.97175304051961389688623657548868535270906641279393576957228949857871422461019
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_csb_read/latest/run.log
2.spi_device_csb_read.10053959687467314550596462591799748538331508197532075194642048334606030340898
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_csb_read/latest/run.log
... and 1 more failures.
Job killed most likely because its dependent job failed.
has 822 failures:
0.spi_device_txrx.10263926552480319421707623396218522113857966665600332747203784460885739656239
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_txrx/latest/run.log
2.spi_device_txrx.12754408627602501379838332560598061387457997852976415458814377706605514403420
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_txrx/latest/run.log
... and 1 more failures.
0.spi_device_fifo_underflow_overflow.55649999206426313925081479382419184687085855902174109596008984075244598910736
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_fifo_underflow_overflow/latest/run.log
2.spi_device_fifo_underflow_overflow.10776629174654760749041748234704464991734184292970188818158377057969819779497
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_fifo_underflow_overflow/latest/run.log
... and 1 more failures.
0.spi_device_dummy_item_extra_dly.66305943995840825264262006227901823821475231165277659173430418713671530877146
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_dummy_item_extra_dly/latest/run.log
2.spi_device_dummy_item_extra_dly.22703932977427005925845106060337770185514861132517810186828252262529838762791
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_dummy_item_extra_dly/latest/run.log
... and 1 more failures.
0.spi_device_perf.51439724374215717403069347912046363191852330764172981609631717208109695799790
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_perf/latest/run.log
2.spi_device_perf.72828110191893924433805903426658774470348828261192197920552800397777066167099
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_perf/latest/run.log
... and 1 more failures.
0.spi_device_byte_transfer.103042111553503776318986191871008128524781377784442546570596254910582092920568
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_byte_transfer/latest/run.log
2.spi_device_byte_transfer.59172430945658210103897387376967638674887660625852600142422472532205703910162
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_byte_transfer/latest/run.log
... and 1 more failures.