be3d980075
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_flash_and_tpm | 9.480m | 301.750ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.460s | 101.985us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 3.000s | 434.065us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 35.060s | 555.395us | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 22.440s | 1.036ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 3.970s | 156.835us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 3.000s | 434.065us | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 22.440s | 1.036ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 0.670s | 11.679us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 2.220s | 52.096us | 5 | 5 | 100.00 |
V1 | TOTAL | 115 | 115 | 100.00 | |||
V2 | csb_read | spi_device_csb_read | 0.850s | 24.647us | 50 | 50 | 100.00 |
V2 | mem_parity | spi_device_mem_parity | 0.760s | 1.196us | 0 | 20 | 0.00 |
V2 | mem_cfg | spi_device_ram_cfg | 0.750s | 17.731us | 1 | 1 | 100.00 |
V2 | tpm_read | spi_device_tpm_rw | 13.490s | 741.603us | 50 | 50 | 100.00 |
V2 | tpm_write | spi_device_tpm_rw | 13.490s | 741.603us | 50 | 50 | 100.00 |
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 22.440s | 28.033ms | 50 | 50 | 100.00 |
spi_device_tpm_sts_read | 1.050s | 430.164us | 50 | 50 | 100.00 | ||
V2 | tpm_fully_random_case | spi_device_tpm_all | 49.690s | 41.558ms | 50 | 50 | 100.00 |
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 29.260s | 177.387ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 31.850s | 46.128ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 31.850s | 46.128ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | cmd_info_slots | spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 |
V2 | cmd_read_status | spi_device_intercept | 30.280s | 9.443ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_jedec | spi_device_intercept | 30.280s | 9.443ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_sfdp | spi_device_intercept | 30.280s | 9.443ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | cmd_fast_read | spi_device_intercept | 30.280s | 9.443ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_pipeline | spi_device_intercept | 30.280s | 9.443ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | flash_cmd_upload | spi_device_upload | 28.870s | 28.004ms | 50 | 50 | 100.00 |
V2 | mailbox_command | spi_device_mailbox | 2.002m | 61.712ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_outside_command | spi_device_mailbox | 2.002m | 61.712ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_inside_command | spi_device_mailbox | 2.002m | 61.712ms | 50 | 50 | 100.00 |
V2 | cmd_read_buffer | spi_device_flash_mode | 1.067m | 3.455ms | 50 | 50 | 100.00 |
spi_device_read_buffer_direct | 17.350s | 1.250ms | 50 | 50 | 100.00 | ||
V2 | cmd_dummy_cycle | spi_device_mailbox | 2.002m | 61.712ms | 50 | 50 | 100.00 |
spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 | ||
V2 | quad_spi | spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 |
V2 | dual_spi | spi_device_flash_all | 7.847m | 69.934ms | 50 | 50 | 100.00 |
V2 | 4b_3b_feature | spi_device_cfg_cmd | 26.950s | 12.340ms | 50 | 50 | 100.00 |
V2 | write_enable_disable | spi_device_cfg_cmd | 26.950s | 12.340ms | 50 | 50 | 100.00 |
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 9.480m | 301.750ms | 50 | 50 | 100.00 |
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 11.043m | 73.805ms | 50 | 50 | 100.00 |
V2 | stress_all | spi_device_stress_all | 17.136m | 236.074ms | 50 | 50 | 100.00 |
V2 | alert_test | spi_device_alert_test | 0.780s | 14.254us | 50 | 50 | 100.00 |
V2 | intr_test | spi_device_intr_test | 0.860s | 26.425us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 5.510s | 385.353us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 5.510s | 385.353us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.460s | 101.985us | 5 | 5 | 100.00 |
spi_device_csr_rw | 3.000s | 434.065us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 22.440s | 1.036ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.630s | 913.839us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.460s | 101.985us | 5 | 5 | 100.00 |
spi_device_csr_rw | 3.000s | 434.065us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 22.440s | 1.036ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.630s | 913.839us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 941 | 961 | 97.92 | |||
V2S | tl_intg_err | spi_device_sec_cm | 1.200s | 134.636us | 5 | 5 | 100.00 |
spi_device_tl_intg_err | 25.710s | 2.184ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 25.710s | 2.184ms | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 1081 | 1101 | 98.18 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 8 | 100.00 |
V2 | 22 | 22 | 21 | 95.45 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
95.92 | 98.30 | 94.11 | 98.61 | 89.36 | 97.06 | 95.83 | 98.17 |
UVM_ERROR (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[*])
has 20 failures:
0.spi_device_mem_parity.102596339098976659295452756445142964439739810184086115978365837149643188147324
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/0.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 959603 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[106])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 959603 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 959603 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[1002])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
1.spi_device_mem_parity.107882338154362036030366924145573706095618087123965010342355897844758618330251
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/1.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 1981807 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[101])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 1981807 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 1981807 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[997])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
... and 18 more failures.