a47820eb4c
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_flash_and_tpm | 7.446m | 49.950ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.190s | 29.945us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 3.000s | 1.970ms | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 37.950s | 1.803ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 23.840s | 3.598ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 4.110s | 224.265us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 3.000s | 1.970ms | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 23.840s | 3.598ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 0.700s | 23.173us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 2.140s | 59.502us | 5 | 5 | 100.00 |
V1 | TOTAL | 115 | 115 | 100.00 | |||
V2 | csb_read | spi_device_csb_read | 0.900s | 27.953us | 50 | 50 | 100.00 |
V2 | mem_parity | spi_device_mem_parity | 0.780s | 5.396us | 0 | 20 | 0.00 |
V2 | mem_cfg | spi_device_ram_cfg | 0.780s | 20.704us | 1 | 1 | 100.00 |
V2 | tpm_read | spi_device_tpm_rw | 9.380s | 616.948us | 50 | 50 | 100.00 |
V2 | tpm_write | spi_device_tpm_rw | 9.380s | 616.948us | 50 | 50 | 100.00 |
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 21.500s | 33.321ms | 50 | 50 | 100.00 |
spi_device_tpm_sts_read | 1.120s | 110.057us | 50 | 50 | 100.00 | ||
V2 | tpm_fully_random_case | spi_device_tpm_all | 48.430s | 13.877ms | 50 | 50 | 100.00 |
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 29.090s | 10.181ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 41.330s | 172.326ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 41.330s | 172.326ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | cmd_info_slots | spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 |
V2 | cmd_read_status | spi_device_intercept | 43.610s | 3.851ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_jedec | spi_device_intercept | 43.610s | 3.851ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_sfdp | spi_device_intercept | 43.610s | 3.851ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | cmd_fast_read | spi_device_intercept | 43.610s | 3.851ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_pipeline | spi_device_intercept | 43.610s | 3.851ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | flash_cmd_upload | spi_device_upload | 36.470s | 12.871ms | 50 | 50 | 100.00 |
V2 | mailbox_command | spi_device_mailbox | 1.884m | 12.611ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_outside_command | spi_device_mailbox | 1.884m | 12.611ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_inside_command | spi_device_mailbox | 1.884m | 12.611ms | 50 | 50 | 100.00 |
V2 | cmd_read_buffer | spi_device_flash_mode | 1.004m | 4.099ms | 50 | 50 | 100.00 |
spi_device_read_buffer_direct | 17.370s | 2.752ms | 50 | 50 | 100.00 | ||
V2 | cmd_dummy_cycle | spi_device_mailbox | 1.884m | 12.611ms | 50 | 50 | 100.00 |
spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 | ||
V2 | quad_spi | spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 |
V2 | dual_spi | spi_device_flash_all | 6.983m | 54.986ms | 50 | 50 | 100.00 |
V2 | 4b_3b_feature | spi_device_cfg_cmd | 26.800s | 5.777ms | 50 | 50 | 100.00 |
V2 | write_enable_disable | spi_device_cfg_cmd | 26.800s | 5.777ms | 50 | 50 | 100.00 |
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 7.446m | 49.950ms | 50 | 50 | 100.00 |
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 8.532m | 109.320ms | 50 | 50 | 100.00 |
V2 | stress_all | spi_device_stress_all | 15.529m | 97.870ms | 50 | 50 | 100.00 |
V2 | alert_test | spi_device_alert_test | 0.780s | 15.492us | 50 | 50 | 100.00 |
V2 | intr_test | spi_device_intr_test | 0.820s | 45.814us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 5.170s | 290.289us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 5.170s | 290.289us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.190s | 29.945us | 5 | 5 | 100.00 |
spi_device_csr_rw | 3.000s | 1.970ms | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 23.840s | 3.598ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 5.030s | 224.651us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.190s | 29.945us | 5 | 5 | 100.00 |
spi_device_csr_rw | 3.000s | 1.970ms | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 23.840s | 3.598ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 5.030s | 224.651us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 941 | 961 | 97.92 | |||
V2S | tl_intg_err | spi_device_sec_cm | 1.190s | 352.410us | 5 | 5 | 100.00 |
spi_device_tl_intg_err | 24.210s | 1.096ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 24.210s | 1.096ms | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
Unmapped tests | spi_device_flash_mode_ignore_cmds | 5.298m | 47.628ms | 50 | 50 | 100.00 | |
TOTAL | 1131 | 1151 | 98.26 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 1 | 100.00 |
V1 | 8 | 8 | 8 | 100.00 |
V2 | 22 | 22 | 21 | 95.45 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
96.04 | 98.38 | 94.01 | 98.62 | 89.36 | 97.19 | 95.45 | 99.26 |
UVM_ERROR (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[*])
has 20 failures:
0.spi_device_mem_parity.5703622407534013406819616025503906878877932290881353032847819148935313303245
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/0.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 3728959 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[84])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 3728959 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 3728959 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[980])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
1.spi_device_mem_parity.55700903326716702644845771893694469842211739826492061748538464801109970295329
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/1.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 4208428 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[54])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 4208428 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 4208428 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[950])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
... and 18 more failures.