e9b7e615a7
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_flash_and_tpm | 10.996m | 143.640ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.470s | 51.390us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 2.640s | 165.500us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 38.960s | 11.207ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 22.130s | 1.241ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 4.020s | 229.893us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 2.640s | 165.500us | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 22.130s | 1.241ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 0.690s | 67.876us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 2.320s | 244.498us | 5 | 5 | 100.00 |
V1 | TOTAL | 115 | 115 | 100.00 | |||
V2 | csb_read | spi_device_csb_read | 0.870s | 18.534us | 50 | 50 | 100.00 |
V2 | mem_parity | spi_device_mem_parity | 0.770s | 1.780us | 0 | 20 | 0.00 |
V2 | mem_cfg | spi_device_ram_cfg | 0.770s | 17.275us | 1 | 1 | 100.00 |
V2 | tpm_read | spi_device_tpm_rw | 9.400s | 195.124us | 50 | 50 | 100.00 |
V2 | tpm_write | spi_device_tpm_rw | 9.400s | 195.124us | 50 | 50 | 100.00 |
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 29.140s | 11.151ms | 50 | 50 | 100.00 |
spi_device_tpm_sts_read | 1.000s | 1.308ms | 50 | 50 | 100.00 | ||
V2 | tpm_fully_random_case | spi_device_tpm_all | 46.650s | 36.494ms | 50 | 50 | 100.00 |
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 29.980s | 11.055ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 38.850s | 121.622ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 38.850s | 121.622ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | cmd_info_slots | spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 |
V2 | cmd_read_status | spi_device_intercept | 34.250s | 23.860ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_jedec | spi_device_intercept | 34.250s | 23.860ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_sfdp | spi_device_intercept | 34.250s | 23.860ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | cmd_fast_read | spi_device_intercept | 34.250s | 23.860ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_pipeline | spi_device_intercept | 34.250s | 23.860ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | flash_cmd_upload | spi_device_upload | 30.520s | 152.505ms | 50 | 50 | 100.00 |
V2 | mailbox_command | spi_device_mailbox | 1.942m | 12.452ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_outside_command | spi_device_mailbox | 1.942m | 12.452ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_inside_command | spi_device_mailbox | 1.942m | 12.452ms | 50 | 50 | 100.00 |
V2 | cmd_read_buffer | spi_device_flash_mode | 59.770s | 3.661ms | 50 | 50 | 100.00 |
spi_device_read_buffer_direct | 16.760s | 1.610ms | 50 | 50 | 100.00 | ||
V2 | cmd_dummy_cycle | spi_device_mailbox | 1.942m | 12.452ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 | ||
V2 | quad_spi | spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 |
V2 | dual_spi | spi_device_flash_all | 8.217m | 276.432ms | 50 | 50 | 100.00 |
V2 | 4b_3b_feature | spi_device_cfg_cmd | 22.280s | 2.340ms | 50 | 50 | 100.00 |
V2 | write_enable_disable | spi_device_cfg_cmd | 22.280s | 2.340ms | 50 | 50 | 100.00 |
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 10.996m | 143.640ms | 50 | 50 | 100.00 |
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 9.515m | 212.617ms | 50 | 50 | 100.00 |
V2 | stress_all | spi_device_stress_all | 18.529m | 844.333ms | 50 | 50 | 100.00 |
V2 | alert_test | spi_device_alert_test | 0.790s | 19.850us | 50 | 50 | 100.00 |
V2 | intr_test | spi_device_intr_test | 0.820s | 15.188us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 5.440s | 92.149us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 5.440s | 92.149us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.470s | 51.390us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.640s | 165.500us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 22.130s | 1.241ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.560s | 216.882us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.470s | 51.390us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.640s | 165.500us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 22.130s | 1.241ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.560s | 216.882us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 941 | 961 | 97.92 | |||
V2S | tl_intg_err | spi_device_sec_cm | 1.150s | 234.029us | 5 | 5 | 100.00 |
spi_device_tl_intg_err | 22.970s | 2.048ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 22.970s | 2.048ms | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
Unmapped tests | spi_device_flash_mode_ignore_cmds | 8.794m | 161.069ms | 50 | 50 | 100.00 | |
TOTAL | 1131 | 1151 | 98.26 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 1 | 100.00 |
V1 | 8 | 8 | 8 | 100.00 |
V2 | 22 | 22 | 21 | 95.45 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
96.04 | 98.38 | 93.99 | 98.62 | 89.36 | 97.19 | 95.45 | 99.26 |
UVM_ERROR (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[*])
has 20 failures:
0.spi_device_mem_parity.107758949818828067930033589949403088022150691983727877578865348263228218843115
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/0.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 884983 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[91])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 884983 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 884983 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[987])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
1.spi_device_mem_parity.61265693185445425632647908342501424218625310916272149500136587670776647567296
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/1.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 806752 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[52])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 806752 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 806752 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[948])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
... and 18 more failures.