5f48fbc0e7
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | uart_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | uart_csr_hw_reset | 1.150s | 1.044ms | 5 | 5 | 100.00 |
V1 | csr_rw | uart_csr_rw | 0.720s | 17.870us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | uart_csr_bit_bash | 2.510s | 2.746ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | uart_csr_aliasing | 0.880s | 29.916us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | uart_csr_mem_rw_with_rand_reset | 1.420s | 59.621us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | uart_csr_rw | 0.720s | 17.870us | 20 | 20 | 100.00 |
uart_csr_aliasing | 0.880s | 29.916us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 105 | 52.38 | |||
V2 | base_random_seq | uart_tx_rx | 0 | 50 | 0.00 | ||
V2 | parity | uart_smoke | 0 | 50 | 0.00 | ||
uart_tx_rx | 0 | 50 | 0.00 | ||||
V2 | parity_error | uart_intr | 0 | 50 | 0.00 | ||
uart_rx_parity_err | 0 | 50 | 0.00 | ||||
V2 | watermark | uart_tx_rx | 0 | 50 | 0.00 | ||
uart_intr | 0 | 50 | 0.00 | ||||
V2 | fifo_full | uart_fifo_full | 0 | 50 | 0.00 | ||
V2 | fifo_overflow | uart_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | fifo_reset | uart_fifo_reset | 0 | 300 | 0.00 | ||
V2 | rx_frame_err | uart_intr | 0 | 50 | 0.00 | ||
V2 | rx_break_err | uart_intr | 0 | 50 | 0.00 | ||
V2 | rx_timeout | uart_intr | 0 | 50 | 0.00 | ||
V2 | perf | uart_perf | 0 | 50 | 0.00 | ||
V2 | sys_loopback | uart_loopback | 0 | 50 | 0.00 | ||
V2 | line_loopback | uart_loopback | 0 | 50 | 0.00 | ||
V2 | rx_noise_filter | uart_noise_filter | 0 | 50 | 0.00 | ||
V2 | rx_start_bit_filter | uart_rx_start_bit_filter | 0 | 50 | 0.00 | ||
V2 | tx_overide | uart_tx_ovrd | 0 | 50 | 0.00 | ||
V2 | rx_oversample | uart_rx_oversample | 0 | 50 | 0.00 | ||
V2 | long_b2b_transfer | uart_long_xfer_wo_dly | 0 | 50 | 0.00 | ||
V2 | stress_all | uart_stress_all | 0 | 50 | 0.00 | ||
V2 | stress_all_with_reset | uart_stress_all_with_rand_reset | 0 | 100 | 0.00 | ||
V2 | alert_test | uart_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | uart_intr_test | 0.670s | 22.467us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | uart_tl_errors | 2.400s | 500.073us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | uart_tl_errors | 2.400s | 500.073us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | uart_csr_hw_reset | 1.150s | 1.044ms | 5 | 5 | 100.00 |
uart_csr_rw | 0.720s | 17.870us | 20 | 20 | 100.00 | ||
uart_csr_aliasing | 0.880s | 29.916us | 5 | 5 | 100.00 | ||
uart_same_csr_outstanding | 0.870s | 19.139us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | uart_csr_hw_reset | 1.150s | 1.044ms | 5 | 5 | 100.00 |
uart_csr_rw | 0.720s | 17.870us | 20 | 20 | 100.00 | ||
uart_csr_aliasing | 0.880s | 29.916us | 5 | 5 | 100.00 | ||
uart_same_csr_outstanding | 0.870s | 19.139us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1190 | 7.56 | |||
V2S | tl_intg_err | uart_sec_cm | 0 | 5 | 0.00 | ||
uart_tl_intg_err | 1.420s | 333.660us | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | uart_tl_intg_err | 1.420s | 333.660us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 165 | 1320 | 12.50 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 5 | 83.33 |
V2 | 19 | 19 | 3 | 15.79 |
V2S | 2 | 2 | 1 | 50.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
65.90 | 64.36 | 63.61 | 96.46 | -- | 63.57 | 100.00 | 7.39 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 578 failures:
0.uart_smoke.94414810737631476330248550598747097603359572119945434295299190217773116530327
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_smoke/latest/run.log
1.uart_smoke.46363812052543728657666399271222220235473905539853474439482363243619182742709
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_smoke/latest/run.log
... and 26 more failures.
0.uart_fifo_full.69569514665891801483878303233891663747012912033714155955431475200241149827900
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_full/latest/run.log
1.uart_fifo_full.41059183591017320916545442336074889878852061609164424717029850106017638997396
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_full/latest/run.log
... and 26 more failures.
0.uart_fifo_reset.112540641639194270738450150083911431554576297920047734040848572704438296759369
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_reset/latest/run.log
1.uart_fifo_reset.27422191650439463661063865991947194532317193784589573019290789060323485005194
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_reset/latest/run.log
... and 126 more failures.
0.uart_intr.93638825343750256385833757917279296976492267116283010819446475759806669564035
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_intr/latest/run.log
1.uart_intr.21306915215857450839892583791925576939384447854949279503950351733909477111470
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_intr/latest/run.log
... and 26 more failures.
0.uart_rx_start_bit_filter.27207241962323829439114916607644107750738747396987031155827555925652572490526
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_start_bit_filter/latest/run.log
1.uart_rx_start_bit_filter.39310834473950801726805741512104673413750011289704945497964678067634975984861
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_start_bit_filter/latest/run.log
... and 26 more failures.
Job killed most likely because its dependent job failed.
has 577 failures:
0.uart_tx_rx.61015995563510800507501586333041795093878463609137468250038387151435078033858
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_tx_rx/latest/run.log
1.uart_tx_rx.36161813288390543795324110576396072230651507565472874728011563630778276637841
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_tx_rx/latest/run.log
... and 26 more failures.
0.uart_fifo_overflow.21270495623220398278246494917201179454695977965273986985376251806656779183637
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_overflow/latest/run.log
1.uart_fifo_overflow.62838779938851942854126192409449769590019638066657447349969317409813675317586
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_overflow/latest/run.log
... and 26 more failures.
0.uart_rx_oversample.42199163743806732443748426992057876411628831220709453616553607772936394122700
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_oversample/latest/run.log
1.uart_rx_oversample.114990132089066028265699215987931099398135837613477015565480444897453557195302
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_oversample/latest/run.log
... and 26 more failures.
0.uart_noise_filter.104917811761872012347999325648030613751390254439107279604040865628692467818909
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_noise_filter/latest/run.log
1.uart_noise_filter.81604633690148705713085959657058353608329458295927901580761006922466772982455
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_noise_filter/latest/run.log
... and 26 more failures.
0.uart_rx_parity_err.49345627522966110606488249275966950901760403298684336616859908401643305052423
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_parity_err/latest/run.log
1.uart_rx_parity_err.55227498387632226828896586769769991705269005078221675179570058133327574582974
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_parity_err/latest/run.log
... and 26 more failures.