e844018f2c
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | uart_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | uart_csr_hw_reset | 0.640s | 12.335us | 5 | 5 | 100.00 |
V1 | csr_rw | uart_csr_rw | 0.650s | 51.052us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | uart_csr_bit_bash | 2.620s | 177.920us | 5 | 5 | 100.00 |
V1 | csr_aliasing | uart_csr_aliasing | 0.800s | 52.383us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | uart_csr_mem_rw_with_rand_reset | 1.300s | 93.888us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | uart_csr_rw | 0.650s | 51.052us | 20 | 20 | 100.00 |
uart_csr_aliasing | 0.800s | 52.383us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 105 | 52.38 | |||
V2 | base_random_seq | uart_tx_rx | 0 | 50 | 0.00 | ||
V2 | parity | uart_smoke | 0 | 50 | 0.00 | ||
uart_tx_rx | 0 | 50 | 0.00 | ||||
V2 | parity_error | uart_intr | 0 | 50 | 0.00 | ||
uart_rx_parity_err | 0 | 50 | 0.00 | ||||
V2 | watermark | uart_tx_rx | 0 | 50 | 0.00 | ||
uart_intr | 0 | 50 | 0.00 | ||||
V2 | fifo_full | uart_fifo_full | 0 | 50 | 0.00 | ||
V2 | fifo_overflow | uart_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | fifo_reset | uart_fifo_reset | 0 | 300 | 0.00 | ||
V2 | rx_frame_err | uart_intr | 0 | 50 | 0.00 | ||
V2 | rx_break_err | uart_intr | 0 | 50 | 0.00 | ||
V2 | rx_timeout | uart_intr | 0 | 50 | 0.00 | ||
V2 | perf | uart_perf | 0 | 50 | 0.00 | ||
V2 | sys_loopback | uart_loopback | 0 | 50 | 0.00 | ||
V2 | line_loopback | uart_loopback | 0 | 50 | 0.00 | ||
V2 | rx_noise_filter | uart_noise_filter | 0 | 50 | 0.00 | ||
V2 | rx_start_bit_filter | uart_rx_start_bit_filter | 0 | 50 | 0.00 | ||
V2 | tx_overide | uart_tx_ovrd | 0 | 50 | 0.00 | ||
V2 | rx_oversample | uart_rx_oversample | 0 | 50 | 0.00 | ||
V2 | long_b2b_transfer | uart_long_xfer_wo_dly | 0 | 50 | 0.00 | ||
V2 | stress_all | uart_stress_all | 0 | 50 | 0.00 | ||
V2 | stress_all_with_reset | uart_stress_all_with_rand_reset | 0 | 100 | 0.00 | ||
V2 | alert_test | uart_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | uart_intr_test | 0.660s | 16.325us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | uart_tl_errors | 2.810s | 127.559us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | uart_tl_errors | 2.810s | 127.559us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | uart_csr_hw_reset | 0.640s | 12.335us | 5 | 5 | 100.00 |
uart_csr_rw | 0.650s | 51.052us | 20 | 20 | 100.00 | ||
uart_csr_aliasing | 0.800s | 52.383us | 5 | 5 | 100.00 | ||
uart_same_csr_outstanding | 0.830s | 18.686us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | uart_csr_hw_reset | 0.640s | 12.335us | 5 | 5 | 100.00 |
uart_csr_rw | 0.650s | 51.052us | 20 | 20 | 100.00 | ||
uart_csr_aliasing | 0.800s | 52.383us | 5 | 5 | 100.00 | ||
uart_same_csr_outstanding | 0.830s | 18.686us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1190 | 7.56 | |||
V2S | tl_intg_err | uart_sec_cm | 0 | 5 | 0.00 | ||
uart_tl_intg_err | 1.470s | 677.527us | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | uart_tl_intg_err | 1.470s | 677.527us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 165 | 1320 | 12.50 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 5 | 83.33 |
V2 | 19 | 19 | 3 | 15.79 |
V2S | 2 | 2 | 1 | 50.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
65.74 | 64.27 | 63.16 | 96.20 | -- | 63.37 | 100.00 | 7.41 |
launch_task.returncode != *, err: Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 578 failures:
0.uart_smoke.89425393695860587810615080137300515230490279163392699957955305739720534671756
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_smoke/latest/run.log
1.uart_smoke.15783198663608392050172205333130472788906756339197794268818191686280420373001
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_smoke/latest/run.log
... and 26 more failures.
0.uart_fifo_full.77617533684234036475293228617219479354358973769830107527364452079078714933227
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_full/latest/run.log
1.uart_fifo_full.54571172703517142522732716539910173230536705506507146855736780966535907151117
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_full/latest/run.log
... and 26 more failures.
0.uart_fifo_reset.29803822070351357602453122169833735349150744061001285641207898654097760682257
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_reset/latest/run.log
1.uart_fifo_reset.50869563173119965811085144459550382365849386355017792757509837329852223233241
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_reset/latest/run.log
... and 126 more failures.
0.uart_intr.73158584123730195244413519773792130392326820913184821989688854374337116935932
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_intr/latest/run.log
1.uart_intr.31313618581696879241621336101235860142043810811255601992679564075843308669854
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_intr/latest/run.log
... and 26 more failures.
0.uart_rx_start_bit_filter.108244520873571416597643993488351170896333108092842175171801768033746692072977
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_start_bit_filter/latest/run.log
1.uart_rx_start_bit_filter.63792005072883394662257170979417327765053871832180218362933139089248587689541
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_start_bit_filter/latest/run.log
... and 26 more failures.
Job killed most likely because its dependent job failed.
has 577 failures:
0.uart_tx_rx.54717945793592502875173368923991084119398935885533404425336211548062254700691
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_tx_rx/latest/run.log
1.uart_tx_rx.93469815808022223976244803546572090014011305639167361308277702964652079592492
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_tx_rx/latest/run.log
... and 26 more failures.
0.uart_fifo_overflow.24693068274663462185829983570507578234218713007997836697958825521908887576285
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_overflow/latest/run.log
1.uart_fifo_overflow.26286313205321492153947271249501882332790973161092497247117079193955539512459
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_overflow/latest/run.log
... and 26 more failures.
0.uart_rx_oversample.51141704927129884708004540297779250232372121164398402554713076042049237312812
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_oversample/latest/run.log
1.uart_rx_oversample.282284384096475136698638907065453299980473102153766442498985247375744179419
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_oversample/latest/run.log
... and 26 more failures.
0.uart_noise_filter.53242167267654666202503314148884166939039443195471369631225232934467218637245
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_noise_filter/latest/run.log
1.uart_noise_filter.108124306348500481896163937879028032458632415099663462824018502789576120665492
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_noise_filter/latest/run.log
... and 26 more failures.
0.uart_rx_parity_err.24545590659374086833881752371116081861141152510683275672042523213759498184940
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_parity_err/latest/run.log
1.uart_rx_parity_err.98333256551504489340123415564005040544295059299844485613807941821461093753698
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_parity_err/latest/run.log
... and 26 more failures.