4ddd81322f
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | kmac_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | kmac_csr_hw_reset | 0 | 5 | 0.00 | ||
V1 | csr_rw | kmac_csr_rw | 0 | 20 | 0.00 | ||
V1 | csr_bit_bash | kmac_csr_bit_bash | 0 | 5 | 0.00 | ||
V1 | csr_aliasing | kmac_csr_aliasing | 0 | 5 | 0.00 | ||
V1 | csr_mem_rw_with_rand_reset | kmac_csr_mem_rw_with_rand_reset | 0 | 20 | 0.00 | ||
V1 | regwen_csr_and_corresponding_lockable_csr | kmac_csr_rw | 0 | 20 | 0.00 | ||
kmac_csr_aliasing | 0 | 5 | 0.00 | ||||
V1 | mem_walk | kmac_mem_walk | 0 | 5 | 0.00 | ||
V1 | mem_partial_access | kmac_mem_partial_access | 0 | 5 | 0.00 | ||
V1 | TOTAL | 0 | 115 | 0.00 | |||
V2 | long_msg_and_output | kmac_long_msg_and_output | 0 | 50 | 0.00 | ||
V2 | burst_write | kmac_burst_write | 0 | 50 | 0.00 | ||
V2 | test_vectors | kmac_test_vectors_sha3_224 | 0 | 50 | 0.00 | ||
kmac_test_vectors_sha3_256 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_sha3_384 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_sha3_512 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_shake_128 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_shake_256 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_kmac | 0 | 50 | 0.00 | ||||
kmac_test_vectors_kmac_xof | 0 | 50 | 0.00 | ||||
V2 | sideload | kmac_sideload | 0 | 50 | 0.00 | ||
V2 | app | kmac_app | 0 | 50 | 0.00 | ||
V2 | app_with_partial_data | kmac_app_with_partial_data | 0 | 10 | 0.00 | ||
V2 | entropy_refresh | kmac_entropy_refresh | 0 | 50 | 0.00 | ||
V2 | error | kmac_error | 0 | 50 | 0.00 | ||
V2 | key_error | kmac_key_error | 0 | 50 | 0.00 | ||
V2 | edn_timeout_error | kmac_edn_timeout_error | 0 | 20 | 0.00 | ||
V2 | entropy_mode_error | kmac_entropy_mode_error | 0 | 20 | 0.00 | ||
V2 | entropy_ready_error | kmac_entropy_ready_error | 0 | 10 | 0.00 | ||
V2 | lc_escalation | kmac_lc_escalation | 0 | 50 | 0.00 | ||
V2 | stress_all | kmac_stress_all | 0 | 50 | 0.00 | ||
V2 | intr_test | kmac_intr_test | 0 | 50 | 0.00 | ||
V2 | alert_test | kmac_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | kmac_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_illegal_access | kmac_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_outstanding_access | kmac_csr_hw_reset | 0 | 5 | 0.00 | ||
kmac_csr_rw | 0 | 20 | 0.00 | ||||
kmac_csr_aliasing | 0 | 5 | 0.00 | ||||
kmac_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | tl_d_partial_access | kmac_csr_hw_reset | 0 | 5 | 0.00 | ||
kmac_csr_rw | 0 | 20 | 0.00 | ||||
kmac_csr_aliasing | 0 | 5 | 0.00 | ||||
kmac_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | TOTAL | 0 | 1050 | 0.00 | |||
V2S | shadow_reg_update_error | kmac_shadow_reg_errors | 0 | 20 | 0.00 | ||
V2S | shadow_reg_read_clear_staged_value | kmac_shadow_reg_errors | 0 | 20 | 0.00 | ||
V2S | shadow_reg_storage_error | kmac_shadow_reg_errors | 0 | 20 | 0.00 | ||
V2S | shadowed_reset_glitch | kmac_shadow_reg_errors | 0 | 20 | 0.00 | ||
V2S | shadow_reg_update_error_with_csr_rw | kmac_shadow_reg_errors_with_csr_rw | 0 | 20 | 0.00 | ||
V2S | tl_intg_err | kmac_sec_cm | 0 | 5 | 0.00 | ||
kmac_tl_intg_err | 0 | 20 | 0.00 | ||||
V2S | sec_cm_bus_integrity | kmac_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | sec_cm_lc_escalate_en_intersig_mubi | kmac_lc_escalation | 0 | 50 | 0.00 | ||
V2S | sec_cm_sw_key_key_masking | kmac_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_key_sideload | kmac_sideload | 0 | 50 | 0.00 | ||
V2S | sec_cm_cfg_shadowed_config_shadow | kmac_shadow_reg_errors | 0 | 20 | 0.00 | ||
V2S | sec_cm_fsm_sparse | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_ctr_redun | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_packer_ctr_redun | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_cfg_shadowed_config_regwen | kmac_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_fsm_global_esc | kmac_lc_escalation | 0 | 50 | 0.00 | ||
V2S | sec_cm_fsm_local_esc | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_absorbed_ctrl_mubi | kmac_mubi | 0 | 10 | 0.00 | ||
V2S | sec_cm_sw_cmd_ctrl_sparse | kmac_smoke | 0 | 50 | 0.00 | ||
V2S | TOTAL | 0 | 75 | 0.00 | |||
V3 | throughput | kmac_throughput | 0 | 0 | -- | ||
V3 | stress_all_with_rand_reset | kmac_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 0 | 1290 | 0.00 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 0 | 0.00 |
V2 | 25 | 25 | 0 | 0.00 |
V2S | 5 | 5 | 0 | 0.00 |
V3 | 2 | 1 | 0 | 0.00 |
Job killed most likely because its dependent job failed.
has 1292 failures:
0.kmac_smoke.83661386288087042452416672091159535642343866883189257261632726394669626042597
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/0.kmac_smoke/latest/run.log
1.kmac_smoke.110856744979665212736485709391605776556563759571010286062891248914357679802809
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/1.kmac_smoke/latest/run.log
... and 48 more failures.
0.kmac_long_msg_and_output.80748446456596431463838944325154302700622268599715994635331361160533067673858
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/0.kmac_long_msg_and_output/latest/run.log
1.kmac_long_msg_and_output.76345510818903181651108160660639468867246826505920160800182523415983975564430
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/1.kmac_long_msg_and_output/latest/run.log
... and 48 more failures.
0.kmac_sideload.99734067097161986340738927355207461962973080414459877012100221646100831606898
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/0.kmac_sideload/latest/run.log
1.kmac_sideload.18537404600292828137634536235943620018268114247405589885474282108837183137925
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/1.kmac_sideload/latest/run.log
... and 48 more failures.
0.kmac_burst_write.18417210459742499952636010971752426196470464621327276102223596779514904248721
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/0.kmac_burst_write/latest/run.log
1.kmac_burst_write.9903393483370867153862597112874940329411237100711995341583270753740842323868
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/1.kmac_burst_write/latest/run.log
... and 48 more failures.
0.kmac_test_vectors_sha3_224.20664761142264856532845158937854060457298402111847853200120274621484408978294
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/0.kmac_test_vectors_sha3_224/latest/run.log
1.kmac_test_vectors_sha3_224.265446291372389566993705414909105729476879365347192868831801332234601272512
Log /container/opentitan-public/scratch/os_regression/kmac_masked-sim-vcs/1.kmac_test_vectors_sha3_224/latest/run.log
... and 48 more failures.
Test default has 1 failures.
Test cover_reg_top has 1 failures.