0dd29ab736
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | pwm_smoke | 10.000s | 2.307ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | pwm_csr_hw_reset | 3.000s | 32.330us | 5 | 5 | 100.00 |
V1 | csr_rw | pwm_csr_rw | 3.000s | 16.026us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | pwm_csr_bit_bash | 10.000s | 319.816us | 5 | 5 | 100.00 |
V1 | csr_aliasing | pwm_csr_aliasing | 4.000s | 38.257us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | pwm_csr_mem_rw_with_rand_reset | 4.000s | 20.211us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | pwm_csr_rw | 3.000s | 16.026us | 20 | 20 | 100.00 |
pwm_csr_aliasing | 4.000s | 38.257us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 105 | 105 | 100.00 | |||
V2 | dutycycle | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | pulse | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | blink | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | heartbeat | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | resolution | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | multi_channel | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | polarity | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | phase | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | lowpower | pwm_rand_output | 1.333m | 49.991ms | 50 | 50 | 100.00 |
V2 | perf | pwm_perf | 52.000s | 149.954ms | 50 | 50 | 100.00 |
V2 | stress_all | pwm_stress_all | 4.100m | 251.960ms | 49 | 50 | 98.00 |
V2 | alert_test | pwm_alert_test | 5.000s | 43.891us | 50 | 50 | 100.00 |
V2 | intr_test | pwm_intr_test | 4.000s | 16.830us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | pwm_tl_errors | 8.000s | 553.035us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | pwm_tl_errors | 8.000s | 553.035us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | pwm_csr_hw_reset | 3.000s | 32.330us | 5 | 5 | 100.00 |
pwm_csr_rw | 3.000s | 16.026us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 4.000s | 38.257us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 4.000s | 54.406us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | pwm_csr_hw_reset | 3.000s | 32.330us | 5 | 5 | 100.00 |
pwm_csr_rw | 3.000s | 16.026us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 4.000s | 38.257us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 4.000s | 54.406us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 289 | 290 | 99.66 | |||
V2S | tl_intg_err | pwm_tl_intg_err | 6.000s | 128.625us | 20 | 20 | 100.00 |
pwm_sec_cm | 3.000s | 47.655us | 5 | 5 | 100.00 | ||
V2S | sec_cm_bus_integrity | pwm_tl_intg_err | 6.000s | 128.625us | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 419 | 420 | 99.76 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 6 | 100.00 |
V2 | 7 | 7 | 6 | 85.71 |
V2S | 2 | 2 | 2 | 100.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
98.39 | 99.45 | 99.01 | 99.84 | 94.65 | 94.92 | -- | 100.00 | 99.34 |
UVM_ERROR (pwm_scoreboard.sv:251) scoreboard [scoreboard]
has 1 failures:
42.pwm_stress_all.101487657459621968132190416057369477073726249455085781716243719327948750809757
Line 1199330, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/42.pwm_stress_all/latest/run.log
UVM_ERROR @ 21957148178 ps: (pwm_scoreboard.sv:251) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard]
PWM :: Channel = [0] did not MATCH
UVM_INFO @ 21957148178 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---