bbf435ceff
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_flash_and_tpm | 12.397m | 160.412ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.550s | 418.196us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 2.710s | 165.662us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 26.550s | 22.616ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 21.990s | 9.165ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 4.090s | 134.035us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 2.710s | 165.662us | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 21.990s | 9.165ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 0.740s | 26.194us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 2.250s | 229.941us | 5 | 5 | 100.00 |
V1 | TOTAL | 115 | 115 | 100.00 | |||
V2 | csb_read | spi_device_csb_read | 0.830s | 17.515us | 50 | 50 | 100.00 |
V2 | mem_parity | spi_device_mem_parity | 0.740s | 4.330us | 0 | 20 | 0.00 |
V2 | mem_cfg | spi_device_ram_cfg | 0.750s | 46.669us | 1 | 1 | 100.00 |
V2 | tpm_read | spi_device_tpm_rw | 9.550s | 282.896us | 50 | 50 | 100.00 |
V2 | tpm_write | spi_device_tpm_rw | 9.550s | 282.896us | 50 | 50 | 100.00 |
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 21.650s | 38.071ms | 50 | 50 | 100.00 |
spi_device_tpm_sts_read | 1.000s | 337.761us | 50 | 50 | 100.00 | ||
V2 | tpm_fully_random_case | spi_device_tpm_all | 53.690s | 8.623ms | 50 | 50 | 100.00 |
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 1.105m | 24.882ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 24.880s | 31.355ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 24.880s | 31.355ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | cmd_info_slots | spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 |
V2 | cmd_read_status | spi_device_intercept | 33.430s | 6.946ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_jedec | spi_device_intercept | 33.430s | 6.946ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_sfdp | spi_device_intercept | 33.430s | 6.946ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | cmd_fast_read | spi_device_intercept | 33.430s | 6.946ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_pipeline | spi_device_intercept | 33.430s | 6.946ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | flash_cmd_upload | spi_device_upload | 27.990s | 84.329ms | 50 | 50 | 100.00 |
V2 | mailbox_command | spi_device_mailbox | 3.116m | 26.814ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_outside_command | spi_device_mailbox | 3.116m | 26.814ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_inside_command | spi_device_mailbox | 3.116m | 26.814ms | 50 | 50 | 100.00 |
V2 | cmd_read_buffer | spi_device_flash_mode | 59.060s | 14.770ms | 50 | 50 | 100.00 |
spi_device_read_buffer_direct | 19.160s | 8.895ms | 50 | 50 | 100.00 | ||
V2 | cmd_dummy_cycle | spi_device_mailbox | 3.116m | 26.814ms | 50 | 50 | 100.00 |
spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 | ||
V2 | quad_spi | spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 |
V2 | dual_spi | spi_device_flash_all | 9.277m | 75.325ms | 50 | 50 | 100.00 |
V2 | 4b_3b_feature | spi_device_cfg_cmd | 32.600s | 13.733ms | 50 | 50 | 100.00 |
V2 | write_enable_disable | spi_device_cfg_cmd | 32.600s | 13.733ms | 50 | 50 | 100.00 |
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 12.397m | 160.412ms | 50 | 50 | 100.00 |
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 10.372m | 64.478ms | 50 | 50 | 100.00 |
V2 | stress_all | spi_device_stress_all | 26.072m | 2.331s | 50 | 50 | 100.00 |
V2 | alert_test | spi_device_alert_test | 0.790s | 15.751us | 50 | 50 | 100.00 |
V2 | intr_test | spi_device_intr_test | 0.810s | 15.538us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 5.730s | 692.570us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 5.730s | 692.570us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.550s | 418.196us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.710s | 165.662us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 21.990s | 9.165ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.220s | 825.846us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.550s | 418.196us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.710s | 165.662us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 21.990s | 9.165ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.220s | 825.846us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 941 | 961 | 97.92 | |||
V2S | tl_intg_err | spi_device_sec_cm | 1.280s | 980.855us | 5 | 5 | 100.00 |
spi_device_tl_intg_err | 22.610s | 4.130ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 22.610s | 4.130ms | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
Unmapped tests | spi_device_flash_mode_ignore_cmds | 9.724m | 81.177ms | 49 | 50 | 98.00 | |
TOTAL | 1130 | 1151 | 98.18 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 0 | 0.00 |
V1 | 8 | 8 | 8 | 100.00 |
V2 | 22 | 22 | 21 | 95.45 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
96.04 | 98.38 | 93.99 | 98.62 | 89.36 | 97.19 | 95.45 | 99.26 |
UVM_ERROR (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[*])
has 20 failures:
0.spi_device_mem_parity.69823347732040758683408585905916999347025114282920027844196126969007270926047
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/0.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 1113447 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[56])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 1113447 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 1113447 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[952])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
1.spi_device_mem_parity.87716718633198151985767324691755241643420468660259700149736769105956468885433
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/1.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 754622 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[54])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 754622 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 754622 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[950])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
... and 18 more failures.
UVM_ERROR (spi_device_pass_base_vseq.sv:704) [spi_device_flash_mode_ignore_cmds_vseq] Check failed busy == * (* [*] vs * [*]) flash_status.busy == * expected to be *
has 1 failures:
29.spi_device_flash_mode_ignore_cmds.84021928415808763777898853884512347741783041668212459273539022501999458248275
Line 256, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/29.spi_device_flash_mode_ignore_cmds/latest/run.log
UVM_ERROR @ 1146212925 ps: (spi_device_pass_base_vseq.sv:704) [uvm_test_top.env.virtual_sequencer.spi_device_flash_mode_ignore_cmds_vseq] Check failed busy == 0 (1 [0x1] vs 0 [0x0]) flash_status.busy == 1 expected to be 0
UVM_INFO @ 1344579043 ps: (spi_device_flash_all_vseq.sv:72) uvm_test_top.env.virtual_sequencer [uvm_test_top.env.virtual_sequencer.spi_device_flash_mode_ignore_cmds_vseq] spi_device_env_pkg::\spi_device_flash_all_vseq::main_seq .unnamed$$_0 - END:running iteration 0/11
UVM_INFO @ 1344579043 ps: (spi_device_flash_all_vseq.sv:51) uvm_test_top.env.virtual_sequencer [uvm_test_top.env.virtual_sequencer.spi_device_flash_mode_ignore_cmds_vseq] spi_device_env_pkg::\spi_device_flash_all_vseq::main_seq .unnamed$$_0 - running iteration 1/11
tl_ul_fuzzy_flash_status_q[i] = 0xc7b3d4
tl_ul_fuzzy_flash_status_q[i] = 0x4ff23c