098010d125
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_host_smoke | 8.050m | 21.140ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | spi_host_csr_hw_reset | 2.000s | 49.453us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_host_csr_rw | 7.000s | 64.374us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_host_csr_bit_bash | 5.000s | 1.009ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_host_csr_aliasing | 3.000s | 78.667us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_host_csr_mem_rw_with_rand_reset | 3.000s | 117.034us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_host_csr_rw | 7.000s | 64.374us | 20 | 20 | 100.00 |
spi_host_csr_aliasing | 3.000s | 78.667us | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_host_mem_walk | 2.000s | 45.160us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_host_mem_partial_access | 2.000s | 26.046us | 5 | 5 | 100.00 |
V1 | TOTAL | 115 | 115 | 100.00 | |||
V2 | performance | spi_host_performance | 3.000s | 33.648us | 50 | 50 | 100.00 |
V2 | error_event_intr | spi_host_overflow_underflow | 2.233m | 2.923ms | 50 | 50 | 100.00 |
spi_host_error_cmd | 3.000s | 16.633us | 50 | 50 | 100.00 | ||
spi_host_event | 15.550m | 21.590ms | 50 | 50 | 100.00 | ||
V2 | clock_rate | spi_host_speed | 31.000s | 1.231ms | 49 | 50 | 98.00 |
V2 | speed | spi_host_speed | 31.000s | 1.231ms | 49 | 50 | 98.00 |
V2 | chip_select_timing | spi_host_speed | 31.000s | 1.231ms | 49 | 50 | 98.00 |
V2 | sw_reset | spi_host_sw_reset | 4.583m | 10.566ms | 50 | 50 | 100.00 |
V2 | passthrough_mode | spi_host_passthrough_mode | 3.000s | 384.092us | 50 | 50 | 100.00 |
V2 | cpol_cpha | spi_host_speed | 31.000s | 1.231ms | 49 | 50 | 98.00 |
V2 | full_cycle | spi_host_speed | 31.000s | 1.231ms | 49 | 50 | 98.00 |
V2 | duplex | spi_host_smoke | 8.050m | 21.140ms | 50 | 50 | 100.00 |
V2 | tx_rx_only | spi_host_smoke | 8.050m | 21.140ms | 50 | 50 | 100.00 |
V2 | stress_all | spi_host_stress_all | 1.867m | 24.235ms | 50 | 50 | 100.00 |
V2 | spien | spi_host_spien | 5.350m | 7.219ms | 50 | 50 | 100.00 |
V2 | stall | spi_host_status_stall | 8.483m | 22.271ms | 47 | 50 | 94.00 |
V2 | Idlecsbactive | spi_host_idlecsbactive | 41.000s | 9.395ms | 50 | 50 | 100.00 |
V2 | data_fifo_status | spi_host_overflow_underflow | 2.233m | 2.923ms | 50 | 50 | 100.00 |
V2 | alert_test | spi_host_alert_test | 3.000s | 17.528us | 50 | 50 | 100.00 |
V2 | intr_test | spi_host_intr_test | 3.000s | 33.437us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_host_tl_errors | 6.000s | 100.912us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_host_tl_errors | 6.000s | 100.912us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_host_csr_hw_reset | 2.000s | 49.453us | 5 | 5 | 100.00 |
spi_host_csr_rw | 7.000s | 64.374us | 20 | 20 | 100.00 | ||
spi_host_csr_aliasing | 3.000s | 78.667us | 5 | 5 | 100.00 | ||
spi_host_same_csr_outstanding | 3.000s | 36.732us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_host_csr_hw_reset | 2.000s | 49.453us | 5 | 5 | 100.00 |
spi_host_csr_rw | 7.000s | 64.374us | 20 | 20 | 100.00 | ||
spi_host_csr_aliasing | 3.000s | 78.667us | 5 | 5 | 100.00 | ||
spi_host_same_csr_outstanding | 3.000s | 36.732us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 686 | 690 | 99.42 | |||
V2S | tl_intg_err | spi_host_tl_intg_err | 4.000s | 395.521us | 20 | 20 | 100.00 |
spi_host_sec_cm | 3.000s | 295.524us | 5 | 5 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_host_tl_intg_err | 4.000s | 395.521us | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | winbond | winbond | 0 | 0 | -- | ||
V3 | stress_all_with_rand_reset | spi_host_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
Unmapped tests | spi_host_upper_range_clkdiv | 40.283m | 100.003ms | 2 | 10 | 20.00 | |
TOTAL | 828 | 840 | 98.57 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 0 | 0.00 |
V1 | 8 | 8 | 8 | 100.00 |
V2 | 15 | 15 | 13 | 86.67 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 2 | 0 | 0 | 0.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
91.01 | 90.92 | 83.18 | 92.77 | 89.77 | 95.70 | 100.00 | 95.07 | 90.87 |
Job spi_host-sim-xcelium_run_default killed due to: Exit reason: User job exceeded runlimit: User job timed out
has 4 failures:
3.spi_host_upper_range_clkdiv.55792056096805487049335946917747853805982285306046459715000448776426019927306
Log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/3.spi_host_upper_range_clkdiv/latest/run.log
Job ID: smart:e9fd0f81-c47a-459b-96e4-2f7d766ab0b2
7.spi_host_upper_range_clkdiv.51005283351907418962480613592785233123667277520844792976793576879434688441235
Log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/7.spi_host_upper_range_clkdiv/latest/run.log
Job ID: smart:c337c11d-7f82-41a8-9d25-d1888b08995b
... and 2 more failures.
UVM_FATAL (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxempty (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=2)
has 2 failures:
1.spi_host_upper_range_clkdiv.63707721918595499219950450004982658753803374343517129359805522379138787118570
Line 323, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/1.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 100002585515 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxempty (addr=0xe19445d4, Comparison=CompareOpEq, exp_data=0x0, call_count=2)
UVM_INFO @ 100002585515 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
4.spi_host_upper_range_clkdiv.5396274614945072246197755029917145794006131634510496591900142000928826440382
Line 345, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/4.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 100002788565 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxempty (addr=0x61f0bd94, Comparison=CompareOpEq, exp_data=0x0, call_count=2)
UVM_INFO @ 100002788565 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.ready (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=83)
has 2 failures:
12.spi_host_status_stall.101624147051472096417210604601156516638041206140781136704811296080100693361619
Line 905, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/12.spi_host_status_stall/latest/run.log
UVM_FATAL @ 47583322594 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.ready (addr=0xeef609d4, Comparison=CompareOpEq, exp_data=0x1, call_count=83)
UVM_INFO @ 47583322594 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
24.spi_host_status_stall.90674357226206295480421570099563681391713911058623218093884526013026863062153
Line 896, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/24.spi_host_status_stall/latest/run.log
UVM_FATAL @ 10514712809 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.ready (addr=0x2b103994, Comparison=CompareOpEq, exp_data=0x1, call_count=83)
UVM_INFO @ 10514712809 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Exit reason: Error: User command failed UVM_FATAL (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxempty (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=2)
has 1 failures:
0.spi_host_upper_range_clkdiv.81064461289272693794760841825354677496738765278056096969167079545997305304856
Line 342, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/0.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 100003889713 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxempty (addr=0x8bf3eed4, Comparison=CompareOpEq, exp_data=0x0, call_count=2)
UVM_INFO @ 100003889713 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.active (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=8)
has 1 failures:
5.spi_host_upper_range_clkdiv.67453116342276105765530657241119127011740427832227358515651805266153486614290
Line 303, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/5.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 100005602895 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.active (addr=0xd2f337d4, Comparison=CompareOpEq, exp_data=0x0, call_count=8)
UVM_INFO @ 100005602895 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.ready (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=82)
has 1 failures:
14.spi_host_status_stall.6657408458306041840405772767321913036133633437181362661836216731606116395778
Line 907, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/14.spi_host_status_stall/latest/run.log
UVM_FATAL @ 19059226562 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.ready (addr=0x41f9c854, Comparison=CompareOpEq, exp_data=0x1, call_count=82)
UVM_INFO @ 19059226562 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxqd (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=128)
has 1 failures:
24.spi_host_speed.26389207579251055368309353830480244344373627424059039817228166354760597427072
Line 1049, in log /container/opentitan-public/scratch/os_regression/spi_host-sim-xcelium/24.spi_host_speed/latest/run.log
UVM_FATAL @ 10297383133 ps: (csr_utils_pkg.sv:587) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.rxqd (addr=0x98d22c54, Comparison=CompareOpEq, exp_data=0x0, call_count=128)
UVM_INFO @ 10297383133 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---